A low power 12-b 40-MS/s pipeline ADC

被引:2
|
作者
Yin Xiumei [1 ]
Wei Qi [1 ]
Xu Lai [1 ]
Yang Huazhong [1 ]
机构
[1] Tsinghua Univ, Dept Elect Engn, Beijing 100084, Peoples R China
基金
中国国家自然科学基金;
关键词
analog-to-digital converter; A/D converter; pipeline; telescope OTA; low power; high linearity;
D O I
10.1088/1674-4926/31/3/035006
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
This paper describes a 12-bit, 40-MS/s pipelined A/D converter (ADC) which is implemented in 0.18-mu m CMOS process drawing 76-mW power from 3.3-V supply. Multi-bit architectures as well as telescopic operational transconductance amplifiers (OTAs) are adopted in all pipeline stages for good power efficiency. In the first two stages, particularly, 3-bit/stage architectures are used to improve the ADC's linearity performance. The ADC is calibration-free and achieves a DNL of less than 0.51 LSB and an INL of less than 1 LSB. The SNDR performance is above 67 dB below Nyquist. The 80-dB SFDR performance is maintained within 1 dB for input frequencies up to 49 MHz at full sampling rate.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] A Low Power 12-bit 40MS/s Pipelined ADC with Digital Calibration
    Jia, Huayu
    Chen, Guican
    Zhang, Hong
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 137 - 140
  • [22] A 12-bit 40-MS/s SAR ADC With a Fast-Binary-Window DAC Switching Scheme
    Chung, Yung-Hui
    Yen, Chia-Wei
    Tsai, Pei-Kang
    Chen, Bo-Wei
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (10) : 1989 - 1998
  • [23] A 12-bit 40-MS/s SAR ADC with Calibration-Less Switched Capacitive Reference Driver
    Ju, Hyungyu
    Lee, Sewon
    Lee, Minjae
    ELECTRONICS, 2020, 9 (11) : 1 - 15
  • [24] A 12-b, 60-MSample/s cascaded folding and interpolating ADC
    Vorenkamp, P
    Roovers, R
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (12) : 1876 - 1886
  • [25] A 12-b 4-MS/s SAR ADC With Configurable Redundancy in 28-nm CMOS Technology
    Haenzsche, Stefan
    Hoeppner, Sebastian
    Ellguth, Georg
    Schueffny, Rene
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (11) : 835 - 839
  • [26] A 12-bit 40-MS/s SHA-less pipelined ADC using a front-end RC matching technique
    Fan Mingjun
    Ren Junyan
    Shu Guanghua
    Guo Yao
    Li Ning
    Ye Fan
    Xu Jun
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (01)
  • [27] Deterministic Dithering-Based 12-b 8-MS/s SAR ADC in 0.18-μm CMOS
    Konwar, Shruti
    Roy, Harshit
    Chiang, Shiuh-Hua Wood
    Sahoo, Bibhu Datta
    IEEE SOLID-STATE CIRCUITS LETTERS, 2022, 5 : 243 - 246
  • [28] A 12-bit 40-MS/s SHA-less pipelined ADC using a front-end RC matching technique
    范明俊
    任俊彦
    舒光华
    过瑶
    李宁
    叶凡
    许俊
    半导体学报, 2011, 32 (01) : 85 - 89
  • [29] A 1.8-V 11-bit 40-MS/s 21-mW pipelined ADC
    Mingjun Fan
    Junyan Ren
    Ning Li
    Fan Ye
    Jun Xu
    Analog Integrated Circuits and Signal Processing, 2010, 63 : 495 - 501
  • [30] A 10-Bit 40-MS/s Pipelined ADC With a Wide Range Operating Temperature for WAVE Applications
    Oh, Ghil-Geun
    Lee, Chang-Kyo
    Ryu, Seung-Tak
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (01) : 6 - 10