A low power 12-b 40-MS/s pipeline ADC

被引:2
|
作者
Yin Xiumei [1 ]
Wei Qi [1 ]
Xu Lai [1 ]
Yang Huazhong [1 ]
机构
[1] Tsinghua Univ, Dept Elect Engn, Beijing 100084, Peoples R China
基金
中国国家自然科学基金;
关键词
analog-to-digital converter; A/D converter; pipeline; telescope OTA; low power; high linearity;
D O I
10.1088/1674-4926/31/3/035006
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
This paper describes a 12-bit, 40-MS/s pipelined A/D converter (ADC) which is implemented in 0.18-mu m CMOS process drawing 76-mW power from 3.3-V supply. Multi-bit architectures as well as telescopic operational transconductance amplifiers (OTAs) are adopted in all pipeline stages for good power efficiency. In the first two stages, particularly, 3-bit/stage architectures are used to improve the ADC's linearity performance. The ADC is calibration-free and achieves a DNL of less than 0.51 LSB and an INL of less than 1 LSB. The SNDR performance is above 67 dB below Nyquist. The 80-dB SFDR performance is maintained within 1 dB for input frequencies up to 49 MHz at full sampling rate.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] A 12 b 53 mW 195 MS/s Pipeline ADC with 82 dB SFDR Using Split-ADC Calibration
    Sehgal, Rohan
    van der Goes, Frank
    Bult, Klaas
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (07) : 1592 - 1603
  • [42] An 800 MS/s Dual-Residue Pipeline ADC in 40 nm CMOS
    Vecchi, Davide
    Mulder, Jan
    van der Goes, Frank M. L.
    Westra, Jan R.
    Ayranci, Emre
    Ward, Christopher M.
    Wan, Jiansong
    Bult, Klaas
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (12) : 2834 - 2844
  • [43] A 0.775mW 10-bit 40-MS/s SAR ADC in 0.18μm CMOS Process
    Yang, Wenzha
    Zhang, Yi
    Dai, Enwen
    Feng, ZhiLin
    Li, Wei
    2016 IEEE INTERNATIONAL CONFERENCE ON UBIQUITOUS WIRELESS BROADBAND (ICUWB2016), 2016,
  • [44] A Single-Channel, 600-MS/s, 12-b, Ringamp-Based Pipelined ADC in 28-nm CMOS
    Lagos, Jorge
    Hershberg, Benjamin
    Martens, Ewout
    Wambacq, Piet
    Craninckx, Jan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (02) : 403 - 416
  • [45] A Low Power 9.5 ENOB 100MS/s Pipeline ADC Using Correlated Level Shifting
    Nanbakhsh, Kambiz
    Maghami, Hamidreza
    Sheikhaei, Samad
    Masoumi, Nasser
    Payandehnia, Pedram
    2011 24TH CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2011, : 1379 - 1382
  • [46] Low-power-consumption 9 bit 10 MS/s pipeline ADC for CMOS image sensors
    School of Electronic Information Engineering, Tianjin University, Tianjin 300072, China
    Pan Tao Ti Hsueh Pao, 2007, 12 (1924-1929):
  • [47] An IEEE 1451 standard transducer interface chip with 12-b ADC, two 12-b DAC's, 10-kB flash EEPROM, and 8-b microcontroller
    Cummins, T
    Byrne, E
    Brannick, D
    Dempsey, DA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (12) : 2112 - 2120
  • [48] 一个用于12位40-MS/s低功耗流水线ADC的MDAC电路设计
    陈利杰
    周玉梅
    微电子学与计算机, 2011, 28 (01) : 108 - 112
  • [49] 1.1-V 200 MS/s 12-bit digitally calibrated pipeline ADC in 40 nm CMOS
    Adel, Hussein
    Sabut, Marc
    Louerat, Marie-Minerve
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2281 - 2284
  • [50] A 12-B 600-KS/S DIGITALLY SELF-CALIBRATED PIPELINED ALGORITHMIC ADC
    LEE, HS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (04) : 509 - 515