A low power 12-b 40-MS/s pipeline ADC

被引:2
|
作者
Yin Xiumei [1 ]
Wei Qi [1 ]
Xu Lai [1 ]
Yang Huazhong [1 ]
机构
[1] Tsinghua Univ, Dept Elect Engn, Beijing 100084, Peoples R China
基金
中国国家自然科学基金;
关键词
analog-to-digital converter; A/D converter; pipeline; telescope OTA; low power; high linearity;
D O I
10.1088/1674-4926/31/3/035006
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
This paper describes a 12-bit, 40-MS/s pipelined A/D converter (ADC) which is implemented in 0.18-mu m CMOS process drawing 76-mW power from 3.3-V supply. Multi-bit architectures as well as telescopic operational transconductance amplifiers (OTAs) are adopted in all pipeline stages for good power efficiency. In the first two stages, particularly, 3-bit/stage architectures are used to improve the ADC's linearity performance. The ADC is calibration-free and achieves a DNL of less than 0.51 LSB and an INL of less than 1 LSB. The SNDR performance is above 67 dB below Nyquist. The 80-dB SFDR performance is maintained within 1 dB for input frequencies up to 49 MHz at full sampling rate.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Design of a very low power 12 bits, 40 MS/s ADC based on a time-interleaved SAR architecture
    Bontems, W.
    Dzahini, D.
    JOURNAL OF INSTRUMENTATION, 2024, 19 (05):
  • [32] A 2-V 40-MS/s 14-bit Pipelined ADC for CMOS image sensor
    Chen, Teng
    Peng, Leli
    Li, Haibin
    Ding, Ning
    Ma, Cheng
    Chang, Yuchun
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [33] A 1.8-V 11-bit 40-MS/s 21-mW pipelined ADC
    State Key Laboratory of ASIC and Systems, Fudan University, 200433 Shanghai, China
    不详
    Analog Integr Circuits Signal Process, 3 (495-501):
  • [34] A 1.8-V 11-bit 40-MS/s 21-mW pipelined ADC
    Fan, Mingjun
    Ren, Junyan
    Li, Ning
    Ye, Fan
    Xu, Jun
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 63 (03) : 495 - 501
  • [35] A 2.5-V 10-BIT 40-MS/S double sampling pipeline A/D converter
    Tamtrakarn, A
    Wongkomet, N
    APCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2002, : 419 - 424
  • [36] A 550-μW 10-b 40-MS/s SAR ADC With Multistep Addition-Only Digital Error Correction
    Cho, Sang-Hyun
    Lee, Chang-Kyo
    Kwon, Jong-Kee
    Ryu, Seung-Tak
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (08) : 1881 - 1892
  • [38] A 14-bit 40-MS/s Split-DAC based SAR ADC in 65 nm CMOS
    Liang, Wenjie
    Duan, Quanzhen
    MICROELECTRONICS JOURNAL, 2022, 123
  • [39] A 2.5-V, 12-b, 5-Msample/s pipelined CMOS ADC
    Yu, PC
    Lee, HS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (12) : 1854 - 1861
  • [40] A 12-b Asynchronous SAR Type ADC for Bio Signal Detection
    Lim, Shin-Il
    Kim, Jin Woo
    Yoon, Kwang-Sub
    Lee, Sangmin
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2013, 13 (02) : 108 - 113