A 12-b 4-MS/s SAR ADC With Configurable Redundancy in 28-nm CMOS Technology

被引:16
|
作者
Haenzsche, Stefan [1 ]
Hoeppner, Sebastian [1 ]
Ellguth, Georg [1 ]
Schueffny, Rene [1 ]
机构
[1] Tech Univ Dresden, Fac Elect & Comp Engn, D-01062 Dresden, Germany
关键词
Analog-to-digital converter (ADC); nonbinary; redundant search; successive approximation register (SAR); thermometer-coded capacitor array;
D O I
10.1109/TCSII.2014.2345301
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A charge redistribution successive-approximation-register analog-to-digital converter (ADC) with nonbinary redundant search tree is presented. The combination of thermometer-coded and series-split binary-weighted capacitive digital to analog converters is area efficient and enables high resolution in a standard digital process without high matching requirements. A power and timing-effective latch-based implementation of the digital conversion control is introduced. Fabricated in 28-nm CMOS, the ADC achieves an effective number of bits of 10.1 b and consumes 115 mu W at a conversion rate of 4-MS/s. Measurement results offer a direct comparison of attainable speed at different redundancy settings.
引用
收藏
页码:835 / 839
页数:5
相关论文
共 50 条
  • [1] A 12-b 10-GS/s Interleaved Pipeline ADC in 28-nm CMOS Technology
    Devarajan, Siddharth
    Singer, Larry
    Kelly, Dan
    Pan, Tao
    Silva, Jose
    Brunsilius, Janet
    Rey-Losada, Daniel
    Murden, Frank
    Speir, Carroll
    Bray, Jeffery
    Otte, Eric
    Rakuljic, Nevena
    Brown, Phil
    Weigandt, Todd
    Yu, Qicheng
    Paterson, Donald
    Petersen, Corey
    Gealow, Jeffrey
    Manganaro, Gabriele
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (12) : 3204 - 3218
  • [2] A General Purpose 1.8-V 12-b 4-MS/s Fully Differential SAR ADC With 7.2-Vpp Input Range in 28-nm FDSOI
    Berens, Michael
    Mai, Khoi
    Feddeler, Jim
    Pietri, Stefano
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (11) : 1785 - 1789
  • [3] A Single-Channel, 600-MS/s, 12-b, Ringamp-Based Pipelined ADC in 28-nm CMOS
    Lagos, Jorge
    Hershberg, Benjamin
    Martens, Ewout
    Wambacq, Piet
    Craninckx, Jan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (02) : 403 - 416
  • [4] A 12-b 56MS/s Pipelined ADC in 65nm CMOS
    Leuciuc, A.
    Evans, W.
    Ji, H.
    Naviasky, E.
    He, X.
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 267 - 270
  • [5] A 8-b 1GS/s 2b/cycle SAR ADC in 28-nm CMOS
    Ma, Song
    Liu, Liyuan
    Liu, Jian
    Wu, Nanjian
    2019 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2019), 2019, : 21 - 24
  • [6] A 12-b 40-MS/s Calibration-Free SAR ADC
    Hsu, Chung-Wei
    Chang, Soon-Jyh
    Huang, Chun-Po
    Chang, Li-Jen
    Shyu, Ya-Ting
    Hou, Chih-Huei
    Tseng, Hwa-An
    Kung, Chih-Yuan
    Hu, Huan-Jui
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (03) : 881 - 890
  • [7] 8 b 10 MS/s differential SAR ADC in 28 nm CMOS for precise energy measurement
    Kaczmarczyk, P.
    Kmon, P.
    JOURNAL OF INSTRUMENTATION, 2022, 17 (03):
  • [8] Deterministic Dithering-Based 12-b 8-MS/s SAR ADC in 0.18-μm CMOS
    Konwar, Shruti
    Roy, Harshit
    Chiang, Shiuh-Hua Wood
    Sahoo, Bibhu Datta
    IEEE SOLID-STATE CIRCUITS LETTERS, 2022, 5 : 243 - 246
  • [9] A 12-Bit, 100 MS/s SAR ADC Based on a Bridge Capacitor Array with Redundancy and Non-Linearity Calibration in 28 nm CMOS
    Zheng, Yan
    Ye, Fan
    Ren, Junyan
    ELECTRONICS, 2022, 11 (05)
  • [10] A 10 bit 90 MS/s SAR ADC in a 65 nm CMOS Technology
    Digel, Johannes
    Groezing, Markus
    Berroth, Manfred
    2016 IEEE 16TH TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS (SIRF), 2016, : 110 - 112