A 12-b 4-MS/s SAR ADC With Configurable Redundancy in 28-nm CMOS Technology

被引:16
|
作者
Haenzsche, Stefan [1 ]
Hoeppner, Sebastian [1 ]
Ellguth, Georg [1 ]
Schueffny, Rene [1 ]
机构
[1] Tech Univ Dresden, Fac Elect & Comp Engn, D-01062 Dresden, Germany
关键词
Analog-to-digital converter (ADC); nonbinary; redundant search; successive approximation register (SAR); thermometer-coded capacitor array;
D O I
10.1109/TCSII.2014.2345301
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A charge redistribution successive-approximation-register analog-to-digital converter (ADC) with nonbinary redundant search tree is presented. The combination of thermometer-coded and series-split binary-weighted capacitive digital to analog converters is area efficient and enables high resolution in a standard digital process without high matching requirements. A power and timing-effective latch-based implementation of the digital conversion control is introduced. Fabricated in 28-nm CMOS, the ADC achieves an effective number of bits of 10.1 b and consumes 115 mu W at a conversion rate of 4-MS/s. Measurement results offer a direct comparison of attainable speed at different redundancy settings.
引用
收藏
页码:835 / 839
页数:5
相关论文
共 50 条
  • [31] A 14b 80 MS/s SAR ADC With 73.6 dB SNDR in 65 nm CMOS
    Kapusta, Ron
    Shen, Junhua
    Decker, Steven
    Li, Hongxing
    Ibaragi, Eitake
    Zhu, Haiyang
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (12) : 3059 - 3066
  • [32] A 10 b 50 MS/s two-stage pipelined SAR ADC in 180 nm CMOS
    沈易
    刘术彬
    朱樟明
    Journal of Semiconductors, 2016, (06) : 140 - 144
  • [33] A 10 b 50 MS/s two-stage pipelined SAR ADC in 180 nm CMOS
    沈易
    刘术彬
    朱樟明
    Journal of Semiconductors, 2016, 37 (06) : 140 - 144
  • [34] An 8-bit 208 MS/s SAR ADC in 65 nm CMOS
    Zhangming Zhu
    Qiyu Wang
    Yu Xiao
    Xiaoli Song
    Yintang Yang
    Analog Integrated Circuits and Signal Processing, 2013, 76 : 129 - 137
  • [35] An 8-bit 208 MS/s SAR ADC in 65 nm CMOS
    Zhu, Zhangming
    Wang, Qiyu
    Xiao, Yu
    Song, Xiaoli
    Yang, Yintang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 76 (01) : 129 - 137
  • [36] A 0.076 mm2 12 b 26.5 mW 600 MS/s 4-Way Interleaved Subranging SAR-ΔΣ ADC With On-Chip Buffer in 28 nm CMOS
    Venca, Alessandro
    Ghittori, Nicola
    Bosi, Alessandro
    Nani, Claudio
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (12) : 2951 - 2962
  • [37] A 1 GS/s 12-Bit Pipelined/SAR Hybrid ADC in 40 nm CMOS Technology
    Li, Jianwen
    Guo, Xuan
    Luan, Jian
    Wu, Danyu
    Zhou, Lei
    Wu, Nanxun
    Huang, Yinkun
    Jia, Hanbo
    Zheng, Xuqiang
    Wu, Jin
    Liu, Xinyu
    ELECTRONICS, 2020, 9 (02)
  • [38] An 8-Bit 2.1-mW 350-MS/s SAR ADC With 1.5 b/cycle Redundancy in 65-nm CMOS
    Li, Dengquan
    Liu, Maliang
    Zhao, Lei
    Mao, Henghui
    Ding, Ruixue
    Zhu, Zhangming
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (11) : 2307 - 2311
  • [39] A 6.4-GS/s 10-b Time-Interleaved SAR ADC with Time-Skew Immune Sampling Network in 28-nm CMOS
    Ding, Ning
    Mu, Yusong
    Guo, Yuping
    Chen, Teng
    Chang, Yuchun
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (16)
  • [40] A 12 bit 150 MS/s 1.5 mW SAR ADC with Adaptive Radix DAC in 40 nm CMOS
    Chang, Kwuang-Han
    Hsieh, Chih-Cheng
    2016 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2016, : 157 - 160