A 12-bit 40-MS/s SHA-less pipelined ADC using a front-end RC matching technique

被引:2
|
作者
Fan Mingjun [1 ]
Ren Junyan [1 ,2 ]
Shu Guanghua [1 ]
Guo Yao [3 ]
Li Ning [1 ]
Ye Fan [1 ]
Xu Jun [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 201203, Peoples R China
[2] Fudan Univ, Micro Nanoelect Sci & Technol Innovat Platform, Shanghai 201203, Peoples R China
[3] MediaTek Inc, Beijing 100080, Peoples R China
基金
国家高技术研究发展计划(863计划);
关键词
analog-to-digital converter; opamp-sharing; RC matching; SHA-less; low-power;
D O I
10.1088/1674-4926/32/1/015002
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A 12-Bit 40-MS/s pipelined analog-to-digital converter ( ADC) incorporates a front-end RC constant matching technique and a set of front-end timing with different duty cycle that are beneficial for enhancing linearity in SHA-less architecture without tedious verification in back-end layout simulation. Employing SHA-less, opampsharing and low-power opamps for low dissipation and low cost, designed in 0.13-mu m CMOS technology, the prototype digitizes a 10.2-MHz input with 78.2-dB of spurious free dynamic range, 60.5-dB of signal-to-noiseand- distortion ratio, and -75.5-dB of total harmonic distortion (the first 5 harmonics included) while consuming 15.6-mW from a 1.2-V supply.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] A 12-bit 40-MS/s SHA-less pipelined ADC using a front-end RC matching technique
    范明俊
    任俊彦
    舒光华
    过瑶
    李宁
    叶凡
    许俊
    半导体学报, 2011, 32 (01) : 85 - 89
  • [2] A 12-bit 400-MS/s SHA-Less Pipelined ADC
    Luo, Hua
    Zhao, Nan
    Wei, Qi
    Yang, Huazhong
    PROCEEDINGS OF 2014 IEEE INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY AND IDENTIFICATION (ASID), 2014, : 55 - 59
  • [3] A 12-bit 100 MS/s pipelined ADC without using front-end SHA
    Imanpoor, H.
    Mehranpouy, M.
    Torkzadeh, P.
    Jannesari, A.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2018, 86 : 142 - 153
  • [4] A 12-bit, 40-Ms/s pipelined ADC with an improved operational amplifier
    Yu, Wang
    Yang Haigang
    Tao, Yin
    Fei, Liu
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (05)
  • [5] A 18 mW 12 bit 50 MS/s SHA-less Pipelined ADC
    Xu, Weigang
    Gao, Yifan
    Liu, Xiaodong
    Tang, Zhangwen
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 776 - 779
  • [6] A 12-bit, 270MS/s Pipelined ADC with SHA-Eliminating Front End
    Wang, Xuan
    Yang, Changyi
    Zhao, Xiaoxiao
    Wu, Chao
    Li, Fule
    Wang, Zhihua
    Wu, Bin
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 798 - 801
  • [7] A 12-bit 100 MS/s pipelined ADC without using front-end SHA (vol 86, pg 142, 2018)
    Imanpoor, H.
    Mehranpouy, M.
    Torkzadeh, P.
    Jannesari, A.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2018, 88 : 174 - 174
  • [8] A 12-bit,40-Ms/s pipelined ADC with an improved operational amplifier附视频
    王瑜
    杨海钢
    尹韬
    刘飞
    半导体学报, 2012, (05) : 105 - 112
  • [9] A 12-bit 40-MS/s Calibration-free SAR ADC
    Hsu, Chung-Wei
    Chang, Li-Jen
    Huang, Chun-Po
    Chang, Soon-Jyh
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 324 - 327
  • [10] A 12-bit 40-MS/s SAR ADC with Calibration-Less Switched Capacitive Reference Driver
    Ju, Hyungyu
    Lee, Sewon
    Lee, Minjae
    ELECTRONICS, 2020, 9 (11) : 1 - 15