A 12-bit 40-MS/s SHA-less pipelined ADC using a front-end RC matching technique

被引:2
|
作者
Fan Mingjun [1 ]
Ren Junyan [1 ,2 ]
Shu Guanghua [1 ]
Guo Yao [3 ]
Li Ning [1 ]
Ye Fan [1 ]
Xu Jun [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 201203, Peoples R China
[2] Fudan Univ, Micro Nanoelect Sci & Technol Innovat Platform, Shanghai 201203, Peoples R China
[3] MediaTek Inc, Beijing 100080, Peoples R China
基金
国家高技术研究发展计划(863计划);
关键词
analog-to-digital converter; opamp-sharing; RC matching; SHA-less; low-power;
D O I
10.1088/1674-4926/32/1/015002
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A 12-Bit 40-MS/s pipelined analog-to-digital converter ( ADC) incorporates a front-end RC constant matching technique and a set of front-end timing with different duty cycle that are beneficial for enhancing linearity in SHA-less architecture without tedious verification in back-end layout simulation. Employing SHA-less, opampsharing and low-power opamps for low dissipation and low cost, designed in 0.13-mu m CMOS technology, the prototype digitizes a 10.2-MHz input with 78.2-dB of spurious free dynamic range, 60.5-dB of signal-to-noiseand- distortion ratio, and -75.5-dB of total harmonic distortion (the first 5 harmonics included) while consuming 15.6-mW from a 1.2-V supply.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] A 15-bit 20 MS/s SHA-Less Pipelined ADC Achieving 73.7 dB SNDR with Averaging Correlated Level Shifting Technique
    Wang, Jia-Ching
    Hung, Tsune-Chih
    Kuo, Tai-Haur
    2019 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2019,
  • [32] A 12-bit 40-MS/s SAR ADC With a Fast-Binary-Window DAC Switching Scheme
    Chung, Yung-Hui
    Yen, Chia-Wei
    Tsai, Pei-Kang
    Chen, Bo-Wei
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (10) : 1989 - 1998
  • [33] A 12-bit 100 MS/s pipelined ADC with digital background calibration
    Zhou Liren
    Luo Lei
    Ye Fan
    Xu Jun
    Ren Junyan
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (11)
  • [34] A 12-bit 100 MS/s pipelined ADC with digital background calibration
    周立人
    罗磊
    叶凡
    许俊
    任俊彦
    半导体学报, 2009, 30 (11) : 109 - 113
  • [35] A 14-bit 500-MS/s SHA-less Pipelined ADC in 65nm CMOS Technology for Wireless Receiver
    Zhang, Yanhua
    Yang, Lijie
    Dang, Ruirui
    Xu, Zhiwei
    Song, Chunyi
    2018 IEEE 2ND INTERNATIONAL CONFERENCE ON CIRCUITS, SYSTEM AND SIMULATION (ICCSS 2018), 2018, : 91 - 94
  • [36] A SHA-less 10-bit 80-MS/s CMOS Pipe lined ADC
    Jung, Young-Mok
    Zhe, Jin
    Kwon, Chan-Keun
    Kim, Hoon-Ki
    Kim, Soo-Won
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 1647 - 1649
  • [37] Noise analysis of replica driving technique and its verification to 12-bit 200 MS/s pipelined ADC
    Lee, Chang-Kyo
    Ryu, Seung-Tak
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (08) : 1277 - 1283
  • [38] Design of an AC Excitation Hall Sensor Front-End System with 12-bit SAR ADC
    Chung, Wen-Yaw
    Silverio, Angelito A.
    Ramezani, Roozbeh F.
    Lai, Jyun-Yu
    Silverio, Angelina A.
    TENCON 2017 - 2017 IEEE REGION 10 CONFERENCE, 2017, : 1593 - 1597
  • [39] Improved digital calibration technology in a 12-b, 40-MS/s pipelined ADC
    Jia, Huayu
    Chen, Guican
    Cheng, Jun
    Zhang, Kai
    Shen, Lei
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 261 - 264
  • [40] A Design of 12-Bit Low-Power Pipelined ADC Using TIQ Technique
    Vinay, B. K.
    Mala, S. Pushpa
    Deekshitha, S.
    Sunil, M. P.
    INTELLIGENT COMPUTING AND COMMUNICATION, ICICC 2019, 2020, 1034 : 601 - 611