共 50 条
- [31] A 15-bit 20 MS/s SHA-Less Pipelined ADC Achieving 73.7 dB SNDR with Averaging Correlated Level Shifting Technique 2019 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2019,
- [35] A 14-bit 500-MS/s SHA-less Pipelined ADC in 65nm CMOS Technology for Wireless Receiver 2018 IEEE 2ND INTERNATIONAL CONFERENCE ON CIRCUITS, SYSTEM AND SIMULATION (ICCSS 2018), 2018, : 91 - 94
- [36] A SHA-less 10-bit 80-MS/s CMOS Pipe lined ADC 2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 1647 - 1649
- [38] Design of an AC Excitation Hall Sensor Front-End System with 12-bit SAR ADC TENCON 2017 - 2017 IEEE REGION 10 CONFERENCE, 2017, : 1593 - 1597
- [39] Improved digital calibration technology in a 12-b, 40-MS/s pipelined ADC ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 261 - 264
- [40] A Design of 12-Bit Low-Power Pipelined ADC Using TIQ Technique INTELLIGENT COMPUTING AND COMMUNICATION, ICICC 2019, 2020, 1034 : 601 - 611