A Design of 12-Bit Low-Power Pipelined ADC Using TIQ Technique

被引:0
|
作者
Vinay, B. K. [1 ]
Mala, S. Pushpa [2 ]
Deekshitha, S. [1 ]
Sunil, M. P. [3 ]
机构
[1] CMRIT, Dept Elect & Commun, Bengaluru, India
[2] Dayananda Sagar Univ, Dept Elect & Commun, Bengaluru, India
[3] Jain Univ, Sch Engn & Technol, Dept Elect & Commun, Bengaluru, India
关键词
Residue voltage; Threshold inverter quantizer; Differential amplifier; Flash ADC; Pipelined stage;
D O I
10.1007/978-981-15-1084-7_58
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A CMOS 12-bit pipeline analog to digital converter (ADC) is designed for improved speed, resolution and low power consumption. The design incorporates 12 stages of 1-bit ADC cascaded to form pipelined architecture, with each stage containing a sub-ADC with a new approach of threshold inverter quantizer (TIQ) which substitutes the resistor array implementation and amultiplying digital to analog converter (MDAC) for quantized approximation of input voltage. The residue voltage is amplified in gain stage by closed-loop differential amplifier to have appropriate quantized output at the next stage. The sampling frequency is 200 MHz in 180 nm technology, and speed is 100 MSps and power is 50 mW, 0.5 pJ/step with 12-bit resolution.
引用
收藏
页码:601 / 611
页数:11
相关论文
共 50 条
  • [1] Design of a Low-Power 12-bit SAR ADC
    Pilipko, Mikhail M.
    Manokhin, Mikhail E.
    PROCEEDINGS OF THE 2019 IEEE CONFERENCE OF RUSSIAN YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING (EICONRUS), 2019, : 129 - 131
  • [2] A Low Power 12-Bit 20Msamples/s Pipelined ADC
    Cao Junmin
    Chen Zhongjian
    Lu Wengao
    Zhao Baoying
    PROCEEDINGS OF THE 2009 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING SYSTEMS, 2009, : 77 - 80
  • [3] Ultra Low-Power 12-bit SAR ADC for RFID Applications
    De Venuto, Daniela
    Stikvoort, Eduard
    Castro, David Tio
    Ponomarev, Youri
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 1071 - 1075
  • [4] A low-power 12-bit SAR ADC for remote pressure measurement
    Kanhu Ch. Behera
    M. Santosh
    S. C. Bose
    Analog Integrated Circuits and Signal Processing, 2016, 86 : 99 - 114
  • [5] A low-power 12-bit SAR ADC for remote pressure measurement
    Behera, Kanhu Ch.
    Santosh, M.
    Bose, S. C.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 86 (01) : 99 - 114
  • [6] Novel Low-Power 12-bit SAR ADC for RFID Tags
    De Venuto, Daniela
    Stikvoort, Eduard
    Castro, David Tio
    Ponomarev, Youri
    PROCEEDINGS OF THE ELEVENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2010), 2010, : 532 - 537
  • [7] A high performance low power 12-bit 40 MS/s pipelined ADC
    Jia, Hua-Yu
    Chen, Gui-Can
    Zhang, Hong
    IEICE ELECTRONICS EXPRESS, 2008, 5 (11): : 400 - 404
  • [8] A 12-bit, 1.1-GS/s, Low-Power Flash ADC
    Adimulam, Mahesh Kumar
    Srinivas, M. B.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (03) : 277 - 290
  • [9] A Low Power 12-bit 40MS/s Pipelined ADC with Digital Calibration
    Jia, Huayu
    Chen, Guican
    Zhang, Hong
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 137 - 140
  • [10] The Design of a Low-Power Pipelined ADC for IoT Applications
    Zhang, Junkai
    Sun, Tao
    Huang, Zunkai
    Tao, Wei
    Wang, Ning
    Tian, Li
    Zhu, Yongxin
    Wang, Hui
    SENSORS, 2025, 25 (05)