A Design of 12-Bit Low-Power Pipelined ADC Using TIQ Technique

被引:0
|
作者
Vinay, B. K. [1 ]
Mala, S. Pushpa [2 ]
Deekshitha, S. [1 ]
Sunil, M. P. [3 ]
机构
[1] CMRIT, Dept Elect & Commun, Bengaluru, India
[2] Dayananda Sagar Univ, Dept Elect & Commun, Bengaluru, India
[3] Jain Univ, Sch Engn & Technol, Dept Elect & Commun, Bengaluru, India
关键词
Residue voltage; Threshold inverter quantizer; Differential amplifier; Flash ADC; Pipelined stage;
D O I
10.1007/978-981-15-1084-7_58
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A CMOS 12-bit pipeline analog to digital converter (ADC) is designed for improved speed, resolution and low power consumption. The design incorporates 12 stages of 1-bit ADC cascaded to form pipelined architecture, with each stage containing a sub-ADC with a new approach of threshold inverter quantizer (TIQ) which substitutes the resistor array implementation and amultiplying digital to analog converter (MDAC) for quantized approximation of input voltage. The residue voltage is amplified in gain stage by closed-loop differential amplifier to have appropriate quantized output at the next stage. The sampling frequency is 200 MHz in 180 nm technology, and speed is 100 MSps and power is 50 mW, 0.5 pJ/step with 12-bit resolution.
引用
收藏
页码:601 / 611
页数:11
相关论文
共 50 条
  • [21] A 12-bit 50 MS/s Pipelined ADC with Power Optimized Strategy for Ultrasonic Imaging Instruments
    Chiang, Cheng-Ta
    Wang, Chih-Hsien
    2012 IEEE INTERNATIONAL INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE (I2MTC), 2012, : 1 - 4
  • [22] A Low-Power 12-Bit SAR ADC for Analog Convolutional Kernel of Mixed-Signal CNN Accelerator
    Lee, Jungyeon
    Asghar, Malik Summair
    Kim, HyungWon
    CMC-COMPUTERS MATERIALS & CONTINUA, 2023, 75 (02): : 4357 - 4375
  • [23] A 12-bit 100 MS/s pipelined ADC with digital background calibration
    Zhou Liren
    Luo Lei
    Ye Fan
    Xu Jun
    Ren Junyan
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (11)
  • [24] A 12-bit flash ADC
    Pletersek, A
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2003, 33 (02): : 110 - 114
  • [25] A 12-bit 100 MS/s pipelined ADC with digital background calibration
    周立人
    罗磊
    叶凡
    许俊
    任俊彦
    半导体学报, 2009, 30 (11) : 109 - 113
  • [26] A LOW PO R DYNAMIC COMPARATOR FOR A 12-BIT PIPELINED SUCCESSIVE APPROXIMATION REGISTER (SAR) ADC
    Shylu, D. S.
    Jasmine, S.
    Jackuline, D.
    2018 4TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2018, : 339 - 342
  • [27] Ultra Low Power 12-Bit SAR ADC for Wireless Sensing Applications
    Gudlavalleti, Raja Hari
    Bose, Subash Chandra
    2016 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURES, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2016,
  • [28] Design of a 12-Bit SAR ADC with Calibration Technology
    Wang, Deming
    Hu, Jing
    Huang, Xin
    Zhong, Qinghua
    ELECTRONICS, 2024, 13 (03)
  • [29] Noise analysis of replica driving technique and its verification to 12-bit 200 MS/s pipelined ADC
    Lee, Chang-Kyo
    Ryu, Seung-Tak
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (08) : 1277 - 1283
  • [30] A 12-bit 100 MS/s pipelined ADC without using front-end SHA
    Imanpoor, H.
    Mehranpouy, M.
    Torkzadeh, P.
    Jannesari, A.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2018, 86 : 142 - 153