A 14-bit 50 MS/s sample-and-hold circuit for pipelined ADC

被引:2
|
作者
Yue Sen [1 ]
Zhao Yiqiang [1 ]
Pang Ruilong [1 ]
Sheng Yun [1 ]
机构
[1] Tianjin Univ, Sch Elect Informat Engn, Tianjin 300072, Peoples R China
关键词
sample/hold circuit; pipeline ADC; gain-boosted OTA; bootstrapped switch;
D O I
10.1088/1674-4926/35/5/055009
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A high performance sample-and-hold (S/H) circuit used in a pipelined analog-to-digital converter (ADC) is presented. Capacitor flip-around architecture is used in this S/H circuit with a novel gain-boosted differential folded cascode operational transconductance amplifier. A double-bootstrapped switch is designed to improve the performance of the circuit. The circuit is implemented using a 0.18 mu m 1P6M CMOS process. Measurement results show that the effective number of bits is 14.03 bits, the spurious free dynamic range is 94.62 dB, the signal to noise and distortion ratio is 86.28 dB, and the total harmonic distortion is 91: 84 dB for a 5 MHz input signal with 50 MS/s sampling rate. A pipeline ADC with the designed S/H circuit has been implemented.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] A 14-bit 200MS/s Low-Power Pipelined Flash-SAR ADC
    Wu, Jifang
    Li, Fule
    Li, Weitao
    Zhang, Chun
    Wang, Zhihua
    2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [42] A 14-bit 500MS/s and 1GS/s Configurable Pipelined ADC with Background Calibration
    Zhang, Yanhua
    Yang, Lijie
    Dang, Ruirui
    Xu, Zhiwei
    Song, Chunyi
    2018 3RD IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM), 2018, : 308 - 312
  • [43] 14 b, 50MS/s CMOS front-end sample and hold module dedicated to a pipelined ADC
    Chouia, Y
    El-Sankary, K
    Saleh, A
    Sawan, M
    Ghannouchi, F
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2004, : 353 - 356
  • [44] A 2-V 40-MS/s 14-bit Pipelined ADC for CMOS image sensor
    Chen, Teng
    Peng, Leli
    Li, Haibin
    Ding, Ning
    Ma, Cheng
    Chang, Yuchun
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [45] A 14-bit 100-MS/s CMOS pipelined ADC featuring 83.5-dB SFDR
    Zhao Nan
    Wei Qi
    Yang Huazhong
    Wang Hui
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (09)
  • [46] A 14-bit 100-MS/s 85.2-dB SFDR pipelined ADC without calibration
    赵南
    罗华
    魏琦
    杨华中
    Journal of Semiconductors, 2014, 35 (07) : 153 - 158
  • [47] A Digitally Calibrated 14-bit Linear 100-MS/s Pipelined ADC with Wideband Sampling Frontend
    Luo, Lei
    Lin, Kaihui
    Cheng, Long
    Zhou, Liren
    Ye, Fan
    Ren, Junyan
    2009 PROCEEDINGS OF ESSCIRC, 2009, : 473 - +
  • [48] A 14-bit 100-MS/s CMOS pipelined ADC featuring 83.5-dB SFDR
    赵南
    魏琦
    杨华中
    汪蕙
    Journal of Semiconductors, 2014, 35 (09) : 147 - 154
  • [49] Low Power dissipation of 14-bit Pipelined ADC with Operational Amplifier
    Patel, Narendra Kumar
    Shukla, Sandeep
    Bhatt, Abhishek
    PROCEEDINGS OF THE 6TH INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT 2021), 2021, : 353 - 356
  • [50] High performance 14-bit pipelined redundant signed digit ADC
    Narula, Swina
    Pandey, Sujata
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (03)