A 14-bit 50 MS/s sample-and-hold circuit for pipelined ADC

被引:2
|
作者
Yue Sen [1 ]
Zhao Yiqiang [1 ]
Pang Ruilong [1 ]
Sheng Yun [1 ]
机构
[1] Tianjin Univ, Sch Elect Informat Engn, Tianjin 300072, Peoples R China
关键词
sample/hold circuit; pipeline ADC; gain-boosted OTA; bootstrapped switch;
D O I
10.1088/1674-4926/35/5/055009
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A high performance sample-and-hold (S/H) circuit used in a pipelined analog-to-digital converter (ADC) is presented. Capacitor flip-around architecture is used in this S/H circuit with a novel gain-boosted differential folded cascode operational transconductance amplifier. A double-bootstrapped switch is designed to improve the performance of the circuit. The circuit is implemented using a 0.18 mu m 1P6M CMOS process. Measurement results show that the effective number of bits is 14.03 bits, the spurious free dynamic range is 94.62 dB, the signal to noise and distortion ratio is 86.28 dB, and the total harmonic distortion is 91: 84 dB for a 5 MHz input signal with 50 MS/s sampling rate. A pipeline ADC with the designed S/H circuit has been implemented.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] A 14-bit 100-MS/s CMOS pipelined ADC with 11.3 ENOB附视频
    王科
    范超杰
    周健军
    潘文捷
    Journal of Semiconductors, 2013, (08) : 172 - 176
  • [32] A 14-bit 750 MS/s energy-efficient pipelined ADC for MEMS LiDAR system
    Hu, Yizhe
    Lang, Lili
    Dong, Yemin
    MICROELECTRONICS JOURNAL, 2025, 156
  • [33] A 14-bit Pipelined ADC with Digital Background Nonlinearity Calibration
    Li, Weitao
    Sun, Cao
    Li, Fule
    Wang, Zhihua
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2448 - 2451
  • [34] A Sample/Hold Circuit for 80MSPS 14-bit A/D Converter
    Xiao Kun-guang
    Wang Yu-Xing
    Xu Min-Yuan
    Zhu Chan
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 1093 - +
  • [35] A high linearity 14-bit pipelined charge summation ADC
    Duignan, N
    Farrell, R
    VLSI Circuits and Systems II, Pts 1 and 2, 2005, 5837 : 814 - 824
  • [36] A 14-bit 100-MS/s 85.2-dB SFDR pipelined ADC without calibration
    Zhao Nan
    Luo Hua
    Wei Qi
    Yang Huazhong
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (07)
  • [37] A 14-bit 200-Ms/s SHA-Less Pipelined ADC With Aperture Error Reduction
    Yang, Peilin
    Wang, Xiao
    Wang, Chengwei
    Li, Fule
    Jiang, Hanjun
    Wang, Zhihua
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (09) : 2004 - 2013
  • [38] A 14-bit 200-Ms/s SHA-Less Pipelined ADC with Aperture Error Reduction
    Yang, Peilin
    Wang, Xiao
    Wang, Chengwei
    Li, Fule
    Jiang, Hanjun
    Wang, Zhihua
    IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2020, 28 (09): : 2004 - 2013
  • [39] A 14-bit 100-MS/s 85.2-dB SFDR pipelined ADC without calibration
    赵南
    罗华
    魏琦
    杨华中
    Journal of Semiconductors, 2014, (07) : 153 - 158
  • [40] SMDAC Design With Nested Gain Boosted Opamp for a 14-Bit 200-MS/s Pipelined ADC
    Yao, Hailiang
    Zhu, Zheng
    Wang, Yong
    Zhou, Xiong
    Li, Qiang
    2015 11TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2015, : 361 - 364