A 14-bit 50 MS/s sample-and-hold circuit for pipelined ADC

被引:2
|
作者
Yue Sen [1 ]
Zhao Yiqiang [1 ]
Pang Ruilong [1 ]
Sheng Yun [1 ]
机构
[1] Tianjin Univ, Sch Elect Informat Engn, Tianjin 300072, Peoples R China
关键词
sample/hold circuit; pipeline ADC; gain-boosted OTA; bootstrapped switch;
D O I
10.1088/1674-4926/35/5/055009
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A high performance sample-and-hold (S/H) circuit used in a pipelined analog-to-digital converter (ADC) is presented. Capacitor flip-around architecture is used in this S/H circuit with a novel gain-boosted differential folded cascode operational transconductance amplifier. A double-bootstrapped switch is designed to improve the performance of the circuit. The circuit is implemented using a 0.18 mu m 1P6M CMOS process. Measurement results show that the effective number of bits is 14.03 bits, the spurious free dynamic range is 94.62 dB, the signal to noise and distortion ratio is 86.28 dB, and the total harmonic distortion is 91: 84 dB for a 5 MHz input signal with 50 MS/s sampling rate. A pipeline ADC with the designed S/H circuit has been implemented.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] Front-end Circuit without Sample-and-hold Amplifier for Pipelined ADC
    Chen D.
    Zhang R.
    Cao L.
    Chen Z.
    Zeng J.
    Hunan Daxue Xuebao/Journal of Hunan University Natural Sciences, 2020, 47 (10): : 86 - 91
  • [22] A sample and hold circuit for pipelined ADC
    Zhang, Yutong
    Chen, Bei
    Ma, Heping
    JOURNAL OF SEMICONDUCTORS, 2018, 39 (11)
  • [23] A sample and hold circuit for pipelined ADC
    Yutong Zhang
    Bei Chen
    Heping Ma
    Journal of Semiconductors, 2018, (11) : 78 - 82
  • [24] A sample and hold circuit for pipelined ADC
    Yutong Zhang
    Bei Chen
    Heping Ma
    Journal of Semiconductors, 2018, 39 (11) : 78 - 82
  • [25] A 14-bit 125 MS/s IF/RF sampling pipelined ADC with 100 dB SFDR and 50 fs jitter
    Ali, Ahmed M. A.
    Dillon, Christopher
    Sneed, Robert
    Morgan, Andrew S.
    Bardsley, Scott
    Komblum, John
    Wu, Lu
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (08) : 1846 - 1855
  • [26] Modeling of A 14-bit, 100-MS/s Pipelined ADC with Digital Nonlinearity Calibration
    Wang, Xuan
    Chen, Junxiao
    He, Lenian
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 528 - +
  • [27] An 80-MS/s 14-bit pipelined ADC featuring 83 dB SFDR
    Ye, Fan
    Cheng, Long
    Lin, Kaihui
    Ren, Junyan
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 63 (03) : 503 - 508
  • [28] A 14-bit 250 MS/s IF Sampling Pipelined ADC in 180 nm CMOS Process
    Zheng, Xuqiang
    Wang, Zhijun
    Li, Fule
    Zhao, Feng
    Yue, Shigang
    Zhang, Chun
    Wang, Zhihua
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (09) : 1381 - 1392
  • [29] An 80-MS/s 14-bit pipelined ADC featuring 83 dB SFDR
    Fan Ye
    Long Cheng
    Kaihui Lin
    Junyan Ren
    Analog Integrated Circuits and Signal Processing, 2010, 63 : 503 - 508
  • [30] A 10-bit 50-MS/s sample-and-hold circuit with low distortion sampling switches
    朱旭斌
    倪卫宁
    石寅
    半导体学报, 2009, 30 (05) : 109 - 112