A 14-bit 100-MS/s 85.2-dB SFDR pipelined ADC without calibration

被引:0
|
作者
赵南
罗华
魏琦
杨华中
机构
[1] Division of Circuits and Systems
[2] Department of Electronic Engineering
[3] Tsinghua
关键词
D O I
暂无
中图分类号
学科分类号
摘要
This paper describes a 14-bit 100-MS/s calibration-free pipelined analog-to-digital converter(ADC).Choices for stage resolution as well as circuit topology are carefully considered to obtain high linearity without any calibration algorithm. An adjusted timing diagram with an additional clock phase is proposed to give residue voltage more settling time and minimize its distortion. The ADC employs an LVDS clock input buffer with low-jitter consideration to ensure good performance at high sampling rate. Implemented in a 0.18-m CMOS technology, the ADC prototype achieves a spurious free dynamic range(SFDR) of 85.2 dB and signal-to-noise-and-distortion ratio(SNDR) of 63.4 dB with a 19.1-MHz input signal, while consuming 412-mW power at 2.0-V supply and occupying an area of 2.9×3.7 mm2.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] A 14-bit 100-MS/s 85.2-dB SFDR pipelined ADC without calibration
    Zhao Nan
    Luo Hua
    Wei Qi
    Yang Huazhong
    [J]. JOURNAL OF SEMICONDUCTORS, 2014, 35 (07)
  • [2] A 14-bit 100-MS/s 85.2-dB SFDR pipelined ADC without calibration
    赵南
    罗华
    魏琦
    杨华中
    [J]. Journal of Semiconductors, 2014, (07) : 153 - 158
  • [3] A 14-bit 100-MS/s CMOS pipelined ADC featuring 83.5-dB SFDR
    赵南
    魏琦
    杨华中
    汪蕙
    [J]. Journal of Semiconductors., 2014, 35 (09) - 154
  • [4] A 14-bit 100-MS/s CMOS pipelined ADC featuring 83.5-dB SFDR
    赵南
    魏琦
    杨华中
    汪蕙
    [J]. Journal of Semiconductors, 2014, (09) : 147 - 154
  • [5] A 14-bit 100-MS/s CMOS pipelined ADC featuring 83.5-dB SFDR
    Zhao Nan
    Wei Qi
    Yang Huazhong
    Wang Hui
    [J]. JOURNAL OF SEMICONDUCTORS, 2014, 35 (09)
  • [6] Modeling of A 14-bit, 100-MS/s Pipelined ADC with Digital Nonlinearity Calibration
    Wang, Xuan
    Chen, Junxiao
    He, Lenian
    [J]. PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 528 - +
  • [7] A 14-bit 100-MS/s CMOS pipelined ADC with 11.3 ENOB
    Wang Ke
    Fan Chaojie
    Zhou Jianjun
    Pan Wenjie
    [J]. JOURNAL OF SEMICONDUCTORS, 2013, 34 (08)
  • [8] A 14-bit 100-MS/s CMOS pipelined ADC with 11.3 ENOB
    王科
    范超杰
    周健军
    潘文捷
    [J]. Journal of Semiconductors., 2013, 34 (08) - 176
  • [9] A 14-bit 100-MS/s CMOS pipelined ADC with 11.3 ENOB
    王科
    范超杰
    周健军
    潘文捷
    [J]. Journal of Semiconductors, 2013, (08) : 172 - 176
  • [10] An 80-MS/s 14-bit pipelined ADC featuring 83 dB SFDR
    Ye, Fan
    Cheng, Long
    Lin, Kaihui
    Ren, Junyan
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 63 (03) : 503 - 508