A 14-bit 100-MS/s pipelined ADC in 0.18 mu m 1P6M CMOS process is presented. A new sampling technique is introduced which achieves high linearity over wide bandwidth by eliminating the major sources of distortion at low and high input frequencies. The ADC uses digital background calibration, featuring a shuffled-dithering scheme, to obtain a DNL of +0.18/-0.18 LSB and an INL of +1.1/-0.6 LSB. It achieves over 85dB SFDR and 65dB SNDR within the first Nyquist zone, maintains over 74 dB SFDR and 63 dB SNDR for input signals up to 400 MHz and consumes 220 mW at 1.8 V supply.
机构:
Shanghai Jiao Tong Univ, Ctr Analog Radio Frequency Integrated Circuits CA, Shanghai 200240, Peoples R ChinaShanghai Jiao Tong Univ, Ctr Analog Radio Frequency Integrated Circuits CA, Shanghai 200240, Peoples R China
Wang Ke
Fan Chaojie
论文数: 0引用数: 0
h-index: 0
机构:
Shanghai Jiao Tong Univ, Ctr Analog Radio Frequency Integrated Circuits CA, Shanghai 200240, Peoples R ChinaShanghai Jiao Tong Univ, Ctr Analog Radio Frequency Integrated Circuits CA, Shanghai 200240, Peoples R China
Fan Chaojie
Zhou Jianjun
论文数: 0引用数: 0
h-index: 0
机构:
Shanghai Jiao Tong Univ, Ctr Analog Radio Frequency Integrated Circuits CA, Shanghai 200240, Peoples R ChinaShanghai Jiao Tong Univ, Ctr Analog Radio Frequency Integrated Circuits CA, Shanghai 200240, Peoples R China
Zhou Jianjun
Pan Wenjie
论文数: 0引用数: 0
h-index: 0
机构:
Shanghai Jiao Tong Univ, Ctr Analog Radio Frequency Integrated Circuits CA, Shanghai 200240, Peoples R ChinaShanghai Jiao Tong Univ, Ctr Analog Radio Frequency Integrated Circuits CA, Shanghai 200240, Peoples R China
机构:
Division of Circuits and Systems,Department of Electronic Engineering,Tsinghua UniversityDivision of Circuits and Systems,Department of Electronic Engineering,Tsinghua University