A Digitally Calibrated 14-bit Linear 100-MS/s Pipelined ADC with Wideband Sampling Frontend

被引:0
|
作者
Luo, Lei [1 ]
Lin, Kaihui [1 ]
Cheng, Long [1 ]
Zhou, Liren [1 ]
Ye, Fan [1 ]
Ren, Junyan [2 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 201203, Peoples R China
[2] Fudan Univ, Micro & Nano Elect Sci & Tech, Shanghai, Peoples R China
关键词
BICMOS; SFDR;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 14-bit 100-MS/s pipelined ADC in 0.18 mu m 1P6M CMOS process is presented. A new sampling technique is introduced which achieves high linearity over wide bandwidth by eliminating the major sources of distortion at low and high input frequencies. The ADC uses digital background calibration, featuring a shuffled-dithering scheme, to obtain a DNL of +0.18/-0.18 LSB and an INL of +1.1/-0.6 LSB. It achieves over 85dB SFDR and 65dB SNDR within the first Nyquist zone, maintains over 74 dB SFDR and 63 dB SNDR for input signals up to 400 MHz and consumes 220 mW at 1.8 V supply.
引用
收藏
页码:473 / +
页数:2
相关论文
共 50 条
  • [1] A 14-bit 100-MS/s CMOS pipelined ADC with 11.3 ENOB
    王科
    范超杰
    周健军
    潘文捷
    Journal of Semiconductors, 2013, 34 (08) : 172 - 176
  • [2] A 14-bit 100-MS/s CMOS pipelined ADC with 11.3 ENOB
    Wang Ke
    Fan Chaojie
    Zhou Jianjun
    Pan Wenjie
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (08)
  • [3] Modeling of A 14-bit, 100-MS/s Pipelined ADC with Digital Nonlinearity Calibration
    Wang, Xuan
    Chen, Junxiao
    He, Lenian
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 528 - +
  • [4] A 14-bit 100-MS/s CMOS pipelined ADC with 11.3 ENOB附视频
    王科
    范超杰
    周健军
    潘文捷
    Journal of Semiconductors, 2013, (08) : 172 - 176
  • [5] A 14-bit 100-MS/s 85.2-dB SFDR pipelined ADC without calibration
    赵南
    罗华
    魏琦
    杨华中
    Journal of Semiconductors, 2014, (07) : 153 - 158
  • [6] A 14-bit 100-MS/s 85.2-dB SFDR pipelined ADC without calibration
    Zhao Nan
    Luo Hua
    Wei Qi
    Yang Huazhong
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (07)
  • [7] A 14-bit 100-MS/s CMOS pipelined ADC featuring 83.5-dB SFDR
    Zhao Nan
    Wei Qi
    Yang Huazhong
    Wang Hui
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (09)
  • [8] A 14-bit 100-MS/s 85.2-dB SFDR pipelined ADC without calibration
    赵南
    罗华
    魏琦
    杨华中
    Journal of Semiconductors, 2014, 35 (07) : 153 - 158
  • [9] A 14-bit 100-MS/s CMOS pipelined ADC featuring 83.5-dB SFDR
    赵南
    魏琦
    杨华中
    汪蕙
    Journal of Semiconductors, 2014, 35 (09) : 147 - 154
  • [10] 14-bit 100 MS/s 121 mW pipelined ADC
    陈勇臻
    陈迟晓
    冯泽民
    叶凡
    任俊彦
    Journal of Semiconductors, 2015, 36 (06) : 146 - 151