Low Power March Memory Test Algorithm for Static Random Access Memories

被引:2
|
作者
Kumar, G. Rajesh [1 ]
Babulu, K. [1 ]
机构
[1] JNTUK, Dept Elect & Commun Engn, Kakinada, India
来源
INTERNATIONAL JOURNAL OF ENGINEERING | 2018年 / 31卷 / 02期
关键词
Built in Self-test; Low Power Test; March Test Algorithm; Memory Built in Self-test; Memory Testing;
D O I
10.5829/ije.2018.31.02b.13
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Memories are most important building blocks in many digital systems. As the integrated circuits requirements are growing, the test circuitry must grow as well. There is a need for more efficient test techniques with low power and high speed. Many memory built in self-test techniques have been proposed to test memories. Compared with combinational and sequential circuits memory testing utilizes more amount of power. Test circuitry is intensively used for memory testing. This may cause excessive power consumption during memory testing. Sophisticated and efficient techniques with less overhead on power must be needed. Regarding memories, power consumption is very much high during testing when compared with normal functional mode. March test algorithms are popular testing techniques used for memory testing. Power consumption during testing can be reduced by reducing the switching activity in test circuitry. A new test technique is proposed in this paper to reduce power consumption in test mode by reducing the switching activity in Built in Self-Test circuitry. Address sequencing in the address decoder is changed in such a way that it reduces switching activity.
引用
收藏
页码:292 / 298
页数:7
相关论文
共 50 条
  • [41] NEW ALGORITHM FOR TESTING RANDOM-ACCESS MEMORIES
    RAJSUMAN, R
    [J]. ELECTRONICS LETTERS, 1991, 27 (07) : 574 - 575
  • [42] March SR3C: A Test for a reduced model of all static simple three-cell coupling faults in random-access memories
    Cascaval, Petru
    Cascaval, Doina
    [J]. MICROELECTRONICS JOURNAL, 2010, 41 (04) : 212 - 218
  • [43] An Ultra-low-power Static Random-Access Memory Cell Using Tunneling Field Effect Transistor
    Arunkumar, N.
    Senathipathi, N.
    Dhanasekar, S.
    Bruntha, P. Malin
    Priya, C.
    [J]. INTERNATIONAL JOURNAL OF ENGINEERING, 2020, 33 (11): : 2215 - 2221
  • [44] Development of a low-power static random access memory with a spacer-on-stopper structure using Co salicide
    Kim, JY
    Kim, JY
    Jeon, H
    Kim, SJ
    Kim, YD
    Lee, CM
    Kim, NC
    [J]. JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2003, 43 (05) : 802 - 806
  • [45] A data aware 9T static random access memory cell for low power consumption and improved stability
    Singh, Ajay Kumar
    Seong, Mah Meng
    Prabhu, C. M. R.
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2014, 42 (09) : 956 - 966
  • [46] Design of Low Power Half Select Free 10T Static Random-Access Memory Cell
    Sachdeva, Ashish
    Tomar, V. K.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (04)
  • [47] An Ultra-Low-Power and Robust Ternary Static Random Access Memory Cell Based on Carbon Nanotube FETs
    Moaiyeri, Mohammad Hossein
    Akbari, Hamed
    Moghaddam, Majid
    [J]. JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2018, 13 (04) : 617 - 627
  • [48] Design and statistical analysis of low power and high speed 10T static random access memory cell
    Prasad, Govind
    Kumari, Neha
    Mandi, Bipin Chandra
    Ali, Maifuz
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (08) : 1319 - 1328
  • [49] Switching methods in magnetic random access memory for low power applications
    Han Guchang
    Huang Jiancheng
    Hin, Sim Cheow
    Tran, Michael
    Ter, Lim Sze
    [J]. JOURNAL OF PHYSICS D-APPLIED PHYSICS, 2015, 48 (22)
  • [50] A Low-Power Hybrid Reconfigurable Architecture For Resistive Random-Access Memories
    Lastras-Montano, Miguel Angel
    Ghofrani, Amirali
    Cheng, Kwang-Ting
    [J]. PROCEEDINGS OF THE 2016 IEEE INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE (HPCA-22), 2016, : 102 - 113