Low Power March Memory Test Algorithm for Static Random Access Memories

被引:2
|
作者
Kumar, G. Rajesh [1 ]
Babulu, K. [1 ]
机构
[1] JNTUK, Dept Elect & Commun Engn, Kakinada, India
来源
INTERNATIONAL JOURNAL OF ENGINEERING | 2018年 / 31卷 / 02期
关键词
Built in Self-test; Low Power Test; March Test Algorithm; Memory Built in Self-test; Memory Testing;
D O I
10.5829/ije.2018.31.02b.13
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Memories are most important building blocks in many digital systems. As the integrated circuits requirements are growing, the test circuitry must grow as well. There is a need for more efficient test techniques with low power and high speed. Many memory built in self-test techniques have been proposed to test memories. Compared with combinational and sequential circuits memory testing utilizes more amount of power. Test circuitry is intensively used for memory testing. This may cause excessive power consumption during memory testing. Sophisticated and efficient techniques with less overhead on power must be needed. Regarding memories, power consumption is very much high during testing when compared with normal functional mode. March test algorithms are popular testing techniques used for memory testing. Power consumption during testing can be reduced by reducing the switching activity in test circuitry. A new test technique is proposed in this paper to reduce power consumption in test mode by reducing the switching activity in Built in Self-Test circuitry. Address sequencing in the address decoder is changed in such a way that it reduces switching activity.
引用
收藏
页码:292 / 298
页数:7
相关论文
共 50 条
  • [21] Static Random Access Memory Cells with Intrinsically High Read Stability and Low Standby Power
    Badrudduza, Sayeed A.
    Samson, Giby
    Clark, Lawrence T.
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2006, 2 (03) : 412 - 424
  • [22] Design and Analysis of Binary Tree Static Random Access Memory for Low Power Embedded Systems
    Suns, Luo
    Mathew, J.
    Pagliarini, S.
    Pradhan, Dhiraj K.
    Sourdis, Loannis
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (03) : 467 - 478
  • [23] An extended march test algorithm for embedded memories
    Park, GM
    Chang, H
    [J]. SIXTH ASIAN TEST SYMPOSIUM (ATS'97), PROCEEDINGS, 1997, : 404 - 409
  • [24] A parallel test algorithm for pattern sensitive faults in semiconductor random access memories
    Lee, JC
    Kang, YS
    Kang, SH
    [J]. ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 2721 - 2724
  • [25] Single Bit-line Low Power 9T Static Random Access Memory
    Inamdar, Akshatha P.
    Divya, P. A.
    Aradhya, H. V. Ravish
    [J]. 2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2017, : 1943 - 1947
  • [26] SOURCE LIST - STATIC RANDOM-ACCESS MEMORIES
    不详
    [J]. ELECTRONIC PRODUCTS MAGAZINE, 1988, 30 (16): : 40 - 41
  • [27] Si/SiGe Tunnelling Static Random Access Memories
    Ternent, G.
    Paul, D. J.
    [J]. SIGE, GE, AND RELATED COMPOUNDS 5: MATERIALS, PROCESSING, AND DEVICES, 2012, 50 (09): : 987 - 990
  • [28] Testing static and dynamic faults in random access memories
    Hamdioui, S
    Al-Ars, Z
    van de Goor, AJ
    [J]. 20TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2002, : 395 - 400
  • [29] Random testing of multi-port static random access memories
    Karimi, F
    Meyer, FJ
    Lombardi, F
    [J]. PROCEEDING OF THE 2002 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING, 2002, : 101 - 106
  • [30] Minimal march tests for dynamic faults in random access memories
    Harutunyan, G.
    Vardanian, V. A.
    Zorian, Y.
    [J]. ETS 2006: ELEVENTH IEEE EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2006, : 43 - +