Design and Analysis of Binary Tree Static Random Access Memory for Low Power Embedded Systems

被引:0
|
作者
Suns, Luo [1 ]
Mathew, J. [1 ]
Pagliarini, S. [1 ]
Pradhan, Dhiraj K. [1 ]
Sourdis, Loannis [2 ]
机构
[1] Univ Bristol, Dept Comp Sci, Bristol, Avon, England
[2] Chalmers Univ Technol, Gothenburg, Sweden
基金
英国工程与自然科学研究理事会;
关键词
SRAM Architecture; Low Power; High Performance; Analytical Models; Robustness; Process Variation; Testing;
D O I
10.1166/jolpe.2014.1336
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the modern portable applications, the embedded systems are required to have low power dissipation. Therefore, SRAM designs are required to achieve both high-performance and low-power for the microprocessors. However, low power design of these memories is highly challenging due to conflicting design requirements of high-performance and robustness under process-voltage-temperature (PVT) variations. In this paper, an architectural-level methodology is proposed for low-power SRAMs (LPSRAM). In the proposed LPSRAM architecture, the SRAM subsystem is divided into modules, with inter-module connections organized in a binary tree. Due to such organization LPSRAM can achieve low power consumption and dynamic reconfiguration during normal operation mode. We formulate the read/write power, performance and area models of the proposed memory design, which are then substantiated and validated through a number of experiments using CAD tools and HSPICE simulations. We show that LPSRAM can significantly reduce power consumption (by up to 30% in normal operation mode) when compared with traditional SRAM designs at the expense of reasonable area overheads. Moreover, we demonstrate that due to efficient switching architecture LPSRAM offers better robustness under process variations, while retaining high performance. Furthermore, the LPSRAM structure has strong potential to be built with testability. The memory nodes can be tested in parallel, since all the memory modules are located in the bottom level of the binary tree. Within the proposed testable LPSRAM architecture, a reduction in testing time and power can be achieved.
引用
收藏
页码:467 / 478
页数:12
相关论文
共 50 条
  • [1] Predictable Power Saving Memory Controller Circuit Design for Embedded Static Random Access Memory
    Fan, Yu-Cheng
    Lin, Chih-Kang
    Chou, Shih-Ying
    Liu, Hung-Kuan
    Wu, Shu-Hsien
    Wang, Chun-Hung
    [J]. IEEE TRANSACTIONS ON MAGNETICS, 2014, 50 (07)
  • [2] Low Power and Robust Binary Tree SRAM Design for Embedded Systems
    Sun, Luo
    Mathew, Jimson
    Shafik, Rishad A.
    Pradhan, Dhiraj K.
    [J]. 2013 INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED), 2013, : 87 - 92
  • [3] LOW POWER AND AREA EFFICIENT STATIC RANDOM ACCESS MEMORY DESIGN USING SCHMITT TRIGGER
    Balachandran, A.
    [J]. 2013 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2013, : 1183 - 1187
  • [4] Design of a Stable Low Power 11-T Static Random Access Memory Cell
    Sachdeva, Ashish
    Tomar, V. K.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (13)
  • [5] Design and statistical analysis of low power and high speed 10T static random access memory cell
    Prasad, Govind
    Kumari, Neha
    Mandi, Bipin Chandra
    Ali, Maifuz
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (08) : 1319 - 1328
  • [6] Single Ended Static Random Access Memory for Low-Vdd, High-Speed Embedded Systems
    Singh, Jawar
    Mathew, Jimson
    Mohanty, Saraju P.
    Pradhan, Dhiraj K.
    [J]. 22ND INTERNATIONAL CONFERENCE ON VLSI DESIGN HELD JOINTLY WITH 8TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2009, : 307 - +
  • [7] Memory design and exploration for low power, embedded systems
    Shiue, WT
    Chakrabarti, C
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2001, 29 (03): : 167 - 178
  • [8] Memory Design and Exploration for Low Power, Embedded Systems
    Wen-Tsong Shiue
    Chaitali Chakrabarti
    [J]. Journal of VLSI signal processing systems for signal, image and video technology, 2001, 29 : 167 - 178
  • [9] DESIGN AND ANALYSIS OF STATIC RANDOM ACCESS MEMORY BY SCHMITT TRIGGER TOPOLOGY FOR LOW VOLTAGE APPLICATIONS
    Rukkumani, V.
    Devarajan, N.
    [J]. JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2016, 11 (12): : 1722 - 1735
  • [10] Design and Analysis of Robust and Wide Operating Low-Power Level-Shifter for Embedded Dynamic Random Access Memory
    Ramclam, Kenneth
    Ghosh, Swaroop
    [J]. GLSVLSI'14: PROCEEDINGS OF THE 2014 GREAT LAKES SYMPOSIUM ON VLSI, 2014, : 123 - 128