DESIGN AND ANALYSIS OF STATIC RANDOM ACCESS MEMORY BY SCHMITT TRIGGER TOPOLOGY FOR LOW VOLTAGE APPLICATIONS

被引:0
|
作者
Rukkumani, V. [1 ]
Devarajan, N. [1 ]
机构
[1] Sri Ramakrishna Engn Coll, Dept Elect & Instrumentat Engn, NGGO Colony, Coimbatore, Tamil Nadu, India
来源
关键词
Low-voltage SRAM; Schmitt-Trigger (ST); Process variation tolerance; Read stability;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Aggressive scaling of transistor dimensions with each technology generation has resulted an increased integration density and improved device performance at the expense of increased leakage current. The Supply voltage scaling is an effective way of reducing dynamic as well as leakage power consumption. However the sensitivity of the circuit parameters increases with reduction of the supply voltage. SRAM bit- cells utilizing minimum sized transistors are susceptible to various random process variations. The Schmitt Trigger based operation gives better read-constancy as well as superior write-ability compared to the standard bitcell configurations. The proposed Schmitt Trigger based bitcells integrate a built-in feedback mechanism make the process with high tolerance. In this paper an obsolete design of a differential sensing Static Random Access Memory (SRAM) bit cells for ultralow-power and ultralow-area Schmitt trigger operation is introduced. The ST bit cells incorporate a built-in feedback mechanism, provided by separate control signal if the feedback is given by the internal nodes, achieving process variation tolerance that must be used for future nano-scaled technology nodes. In this we proposed 32nm technology for designing 10T SRAM cell using Microwind. Total power about 30% is reduced due to 32 nm technology as compared to 65 nm technlology.
引用
收藏
页码:1722 / 1735
页数:14
相关论文
共 50 条
  • [1] LOW POWER AND AREA EFFICIENT STATIC RANDOM ACCESS MEMORY DESIGN USING SCHMITT TRIGGER
    Balachandran, A.
    [J]. 2013 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2013, : 1183 - 1187
  • [2] Process Invariant Schmitt Trigger Based Static Random Access Memory Cell with High Read Stability for Low Power Applications
    Rajput, Amit Singh
    Pattanaik, Manisha
    Tiwari, R. K.
    [J]. JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2019, 14 (06) : 746 - 752
  • [3] Design and Analysis of Binary Tree Static Random Access Memory for Low Power Embedded Systems
    Suns, Luo
    Mathew, J.
    Pagliarini, S.
    Pradhan, Dhiraj K.
    Sourdis, Loannis
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (03) : 467 - 478
  • [4] Low voltage CMOS Schmitt trigger circuits
    Zhang, C
    Srivastava, A
    Ajmera, PK
    [J]. ELECTRONICS LETTERS, 2003, 39 (24) : 1696 - 1698
  • [5] GaAs Schmitt trigger memory cell design
    Law, OMK
    Salama, CAT
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (08) : 1190 - 1192
  • [6] Design and Simulation of Low Voltage Dual Supply Schmitt Trigger with Variable Hysteresis
    Martin, Melissa B.
    Cruz, Febus Reidj G.
    [J]. 2020 11TH IEEE CONTROL AND SYSTEM GRADUATE RESEARCH COLLOQUIUM (ICSGRC), 2020, : 123 - 127
  • [7] Design and Analysis of Low Voltage High Performance Schmitt Trigger Using Efficient Leakage Reduction Technique
    Kulshrestha, Deeksha
    Meenalakshmi
    Akashe, Shyam
    [J]. JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2019, 14 (2-3): : 239 - 247
  • [8] Design and Analysis of Static Random-Access Memory FinFET Circuit Using Self Controlled Voltage Level Controller
    Gadipudi, VishnuVardhan Rao
    Kavitha, A.
    [J]. JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2023, 18 (08) : 905 - 914
  • [9] High performance radiation hardened static random access memory (SRAM) design for space applications
    Doyle, S
    Ramaswamy, S
    Hoang, T
    Rockett, L
    Grembowski, T
    Bumgarner, A
    [J]. 2004 IEEE AEROSPACE CONFERENCE PROCEEDINGS, VOLS 1-6, 2004, : 2284 - 2293
  • [10] Design of ternary clocked adiabatic static random access memory
    汪鹏君
    梅凤娜
    [J]. Journal of Semiconductors, 2011, 32 (10) : 147 - 151