DESIGN AND ANALYSIS OF STATIC RANDOM ACCESS MEMORY BY SCHMITT TRIGGER TOPOLOGY FOR LOW VOLTAGE APPLICATIONS

被引:0
|
作者
Rukkumani, V. [1 ]
Devarajan, N. [1 ]
机构
[1] Sri Ramakrishna Engn Coll, Dept Elect & Instrumentat Engn, NGGO Colony, Coimbatore, Tamil Nadu, India
来源
关键词
Low-voltage SRAM; Schmitt-Trigger (ST); Process variation tolerance; Read stability;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Aggressive scaling of transistor dimensions with each technology generation has resulted an increased integration density and improved device performance at the expense of increased leakage current. The Supply voltage scaling is an effective way of reducing dynamic as well as leakage power consumption. However the sensitivity of the circuit parameters increases with reduction of the supply voltage. SRAM bit- cells utilizing minimum sized transistors are susceptible to various random process variations. The Schmitt Trigger based operation gives better read-constancy as well as superior write-ability compared to the standard bitcell configurations. The proposed Schmitt Trigger based bitcells integrate a built-in feedback mechanism make the process with high tolerance. In this paper an obsolete design of a differential sensing Static Random Access Memory (SRAM) bit cells for ultralow-power and ultralow-area Schmitt trigger operation is introduced. The ST bit cells incorporate a built-in feedback mechanism, provided by separate control signal if the feedback is given by the internal nodes, achieving process variation tolerance that must be used for future nano-scaled technology nodes. In this we proposed 32nm technology for designing 10T SRAM cell using Microwind. Total power about 30% is reduced due to 32 nm technology as compared to 65 nm technlology.
引用
收藏
页码:1722 / 1735
页数:14
相关论文
共 50 条
  • [31] Ratioless full-complementary 12-transistor static random access memory for ultra low supply voltage operation
    Kondo, Takahiro
    Yamamoto, Hiromasa
    Hoketsu, Satoko
    Imi, Hitoshi
    Okamura, Hitoshi
    Nakamura, Kazuyuki
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS, 2015, 54 (04)
  • [32] Soft error hardened voltage bootstrapped Schmitt trigger design for reliable circuits
    Gupta, Neha
    Shah, Ambika Prasad
    Kumar, Rana Sagar
    Raut, Gopal
    Dhakad, Narendra Singh
    Vishvakarma, Santosh Kumar
    [J]. Microelectronics Reliability, 2021, 117
  • [33] Switching methods in magnetic random access memory for low power applications
    Han Guchang
    Huang Jiancheng
    Hin, Sim Cheow
    Tran, Michael
    Ter, Lim Sze
    [J]. JOURNAL OF PHYSICS D-APPLIED PHYSICS, 2015, 48 (22)
  • [34] Soft error hardened voltage bootstrapped Schmitt trigger design for reliable circuits
    Gupta, Neha
    Shah, Ambika Prasad
    Kumar, Rana Sagar
    Raut, Gopal
    Dhakad, Narendra Singh
    Vishvakarma, Santosh Kumar
    [J]. MICROELECTRONICS RELIABILITY, 2021, 117
  • [35] A High-speed Low Voltage CMOS Schmitt Trigger With Adjustable Hysteresis
    Chen, Zhe
    Chen, Shuming
    [J]. 2017 16TH IEEE/ACIS INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION SCIENCE (ICIS 2017), 2017, : 293 - 297
  • [36] Operation of the Classical CMOS Schmitt Trigger As an Ultra-Low-Voltage Amplifier
    Pasini Melek, Luiz Alberto
    Schneider, Marcio Cherem
    Galup-Montoro, Carlos
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (09) : 1239 - 1243
  • [37] 0.4 V Ultra-Low Voltage Differential CMOS Schmitt Trigger
    Nejati, Ali
    Bastan, Yasin
    Amiri, Parviz
    [J]. 2017 25TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2017, : 532 - 536
  • [38] Design of Low Power Half Select Free 10T Static Random-Access Memory Cell
    Sachdeva, Ashish
    Tomar, V. K.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (04)
  • [39] A 40ns random access time low voltage 2Mbits EEPROM memory for embedded applications
    Daga, JM
    Papaix, C
    Racape, E
    Combe, M
    Sialelli, V
    Guichaoua, J
    [J]. RECORDS OF THE 2003 INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING, 2003, : 81 - 85
  • [40] Performance evaluation of GNRFET and TMDFET devices in static random access memory cells design
    Abbasian, Erfan
    Gholipour, Morteza
    Izadinasab, Farzaneh
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (11) : 3630 - 3652