Design and statistical analysis of low power and high speed 10T static random access memory cell

被引:20
|
作者
Prasad, Govind [1 ]
Kumari, Neha [2 ]
Mandi, Bipin Chandra [1 ]
Ali, Maifuz [1 ]
机构
[1] IIIT Naya Raipur, Dept Elect & Commun Engn, Chhattisgarh 493661, India
[2] NIT Raipur, Dept Elect Engn, Chhattisgarh, India
关键词
bit line; power consumption; static noise margin; word line; SRAM CELL; READ STABILITY; IMPACT;
D O I
10.1002/cta.2802
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Static random access memory (SRAM)-based cache memory is an essential part of electronic devices. As the technology node reduces, the power loss and stability has become the major problems. Several SRAM cells had been developed to address the stability and power loss problem. But still, it is a challenge to achieve balance performance among all the parameters of the SRAM cell for sub-nanometer technology. This paper proposes a novel SRAM cell, which is having comparatively less total, static power loss, less delay, and high stability compared with the conventional cells for 45-nm complementary metal-oxide-semiconductor (CMOS) technology. The total power cost of the proposed 10T cell has been reduced by 90.3%, 85.84%, 51.02%, and 90.9% compared with 6T, N-controlled (NC), 10T sub, and 10T, respectively. Similarly, the static power cost of the proposed cell has been reduced by 55.17%, 5.72%, -41.6%, and 52.9% compared with 6T, NC, 10T-sub, and 10T, respectively. The proposed cell provides better stability, less delay, and comparable area compared with other considered 10T cells. Finally, the Monte Carlo (MC) simulation and process analysis of SRAM cells validate the efficiency of the proposed 10T cell.
引用
收藏
页码:1319 / 1328
页数:10
相关论文
共 50 条
  • [1] Design of Low Power Half Select Free 10T Static Random-Access Memory Cell
    Sachdeva, Ashish
    Tomar, V. K.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (04)
  • [2] Design Implementation of 10T Static Random Access Memory Cell Using Stacked Transistors for Power Dissipation Reduction
    Maute, Johaira M.
    Puebla, Verna Katrin J.
    Nericua, Robert T.
    Gerasta, Olga Joy L.
    Hora, Jefferson A.
    [J]. 2018 IEEE 10TH INTERNATIONAL CONFERENCE ON HUMANOID, NANOTECHNOLOGY, INFORMATION TECHNOLOGY, COMMUNICATION AND CONTROL, ENVIRONMENT AND MANAGEMENT (HNICEM), 2018,
  • [3] Design of a Stable Low Power 11-T Static Random Access Memory Cell
    Sachdeva, Ashish
    Tomar, V. K.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (13)
  • [4] Design and Implementation of Low Power High Speed Robust 10T SRAM
    Radhika, K.
    Babu, Y. Murali Mohan
    Mishra, Suman
    [J]. 2021 INTERNATIONAL CONFERENCE ON EMERGING SMART COMPUTING AND INFORMATICS (ESCI), 2021, : 674 - 677
  • [5] Design of 10T SRAM Cell for High SNM and Low Power
    Grace, P. Shiny
    Sivamangai, N. M.
    [J]. PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 281 - 285
  • [6] A Low Power Static Random Access Memory Cell with High Read Stability
    Anurag-Bhargav
    Akashe, Shyam
    Sharma, Sanjay
    [J]. JOURNAL OF COMPUTATIONAL AND THEORETICAL NANOSCIENCE, 2012, 9 (08) : 1049 - 1054
  • [7] Design and Analysis of Binary Tree Static Random Access Memory for Low Power Embedded Systems
    Suns, Luo
    Mathew, J.
    Pagliarini, S.
    Pradhan, Dhiraj K.
    Sourdis, Loannis
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (03) : 467 - 478
  • [8] A low power Schmitt-trigger driven 10T SRAM Cell for high speed applications
    Soni, Lokesh
    Pandey, Neeta
    [J]. INTEGRATION-THE VLSI JOURNAL, 2024, 97
  • [9] Design of highly stable, high speed and low power 10T SRAM cell in 18-nm FinFET technology
    Kumar, Appikatla Phani
    Lorenzo, Rohit
    [J]. ENGINEERING RESEARCH EXPRESS, 2023, 5 (03):
  • [10] High Stable and Low Power 10T CNTFET SRAM Cell
    Elangovan, M.
    Gunavathi, K.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (10)