A low power Schmitt-trigger driven 10T SRAM Cell for high speed applications

被引:0
|
作者
Soni, Lokesh [1 ]
Pandey, Neeta [1 ]
机构
[1] Delhi Technol Univ, Dept Elect & Commun Engn, New Delhi 110042, India
关键词
Single ended; Static RAM (SRAM); Schmitt trigger; Low power; Access time; SNM;
D O I
10.1016/j.vlsi.2024.102187
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A single-sided Schmitt-trigger driven 10-transistor (ST 10T) static random access memory cell (SRAM) exhibiting lower power consumption, better read and write access time, improved hold and write stability are presented. Using a Schmitt-trigger inverter and a power gating approach, it has better read and write access time and stability. The single bitline structure with stacking effect lowers the proposed cell's leakage power. The proposed ST 10T cell has a maximum reduction in power consumption of up to 9667.52 times than the considered structure. Furthermore, improvements in write ability and hold stability of up to 1.62 and 1.17 times respectively, are obtained over compared SRAM cells. The cell reduces read and write access times by up to 1.66 and 45.85 times, respectively. The Monte-Carlo (MC) simulations demonstrate the proposed cell's resilient performance. The simulation is performed using Cadence Virtuoso GPDK 45 nm CMOS technology.
引用
收藏
页数:9
相关论文
共 50 条
  • [1] A Schmitt-trigger based low read power 12T SRAM cell
    Sachdeva, Ashish
    Tomar, V. K.
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 105 (02) : 275 - 295
  • [2] A Schmitt-trigger based low read power 12T SRAM cell
    Ashish Sachdeva
    V. K. Tomar
    [J]. Analog Integrated Circuits and Signal Processing, 2020, 105 : 275 - 295
  • [3] A Novel 10T SRAM cell for Low Power Applications
    Bansal, Manav
    Kumar, Ankur
    Singh, Priyanka
    Nagaria, R. K.
    [J]. 2018 5TH IEEE UTTAR PRADESH SECTION INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS AND COMPUTER ENGINEERING (UPCON), 2018, : 146 - 149
  • [4] A novel CNTFET based Schmitt-Trigger read decoupled 12T SRAM cell with high speed, low power, and high Ion/Ioff ratio
    Soni, Lokesh
    Pandey, Neeta
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2023, 167
  • [5] Design and Implementation of Low Power High Speed Robust 10T SRAM
    Radhika, K.
    Babu, Y. Murali Mohan
    Mishra, Suman
    [J]. 2021 INTERNATIONAL CONFERENCE ON EMERGING SMART COMPUTING AND INFORMATICS (ESCI), 2021, : 674 - 677
  • [6] High Stable and Low Power 10T CNTFET SRAM Cell
    Elangovan, M.
    Gunavathi, K.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (10)
  • [7] Design of 10T SRAM Cell for High SNM and Low Power
    Grace, P. Shiny
    Sivamangai, N. M.
    [J]. PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 281 - 285
  • [8] A Novel 10T SRAM Cell for Low Power Circuits
    Upadhyay, Prashant
    Kar, Rajib
    Manda, Durbadal, I
    Ghoshal, Sakti P.
    [J]. 2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [9] Low Power FinFET Based 10T SRAM Cell
    Kaur, Navneet
    Pahuja, Hitesh
    Gupta, Neha
    Singh, Balwinder
    Panday, Sudhakar
    [J]. 2016 2ND IEEE INTERNATIONAL INNOVATIVE APPLICATIONS OF COMPUTATIONAL INTELLIGENCE ON POWER, ENERGY AND CONTROLS WITH THEIR IMPACT ON HUMANITY (CIPECH), 2016, : 227 - 233
  • [10] 10T FinFET based SRAM cell with improved stability for low power applications
    Sharma, Deepika
    Birla, Shilpi
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2022, 109 (12) : 2053 - 2068