Memory Design and Exploration for Low Power, Embedded Systems

被引:0
|
作者
Wen-Tsong Shiue
Chaitali Chakrabarti
机构
[1] Arizona State University,
关键词
memory synthesis; memory exploration; data cache and instruction cache; loop transformation;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, we describe a procedure for memory design and exploration for low power embedded systems. Our system consists of an instruction cache and a data cache on-chip, and a large memory off-chip. In the first step, we try to reduce the power consumption due to memory traffic by applying memory-optimizing transformations such as loop transformations. Next we use a memory exploration procedure to choose a cache configuration (cache size and line size) that satisfies the system requirements of area, number of cycles and energy consumption. We include energy in the performance metrics, since for different cache configurations, the variation in energy consumption is quite different from the variation in the number of cycles. The memory exploration procedure is very efficient since it exploits the trends in the cycles and energy characteristics to reduce the search space significantly.
引用
收藏
页码:167 / 178
页数:11
相关论文
共 50 条
  • [1] Memory design and exploration for low power, embedded systems
    Shiue, WT
    Chakrabarti, C
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2001, 29 (03): : 167 - 178
  • [2] Memory design and exploration for low power, embedded systems
    Shiue, Wen-Tsong
    Chakrabarti, Chaitali
    IEEE Workshop on Signal Processing Systems, SiPS: Design and Implementation, 1999, : 281 - 290
  • [3] Memory exploration for low power embedded systems
    Arizona State Univ, Tempe, United States
    Proc IEEE Int Symp Circuits Syst, (I-250 - I-253):
  • [4] Data memory design and exploration for low-power embedded systems
    Shiue, WT
    Udayanarayanan, S
    Chakrabarti, C
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2001, 6 (04) : 553 - 568
  • [5] Memory exploration for low power embedded systems
    Shiue, WT
    Chakrabarti, C
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 250 - 253
  • [6] Cache design and exploration for low power embedded systems
    Chakrabarti, C
    CONFERENCE PROCEEDINGS OF THE 2001 IEEE INTERNATIONAL PERFORMANCE, COMPUTING, AND COMMUNICATIONS CONFERENCE, 2001, : 135 - 139
  • [7] Design Space Exploration for Low-Power Memory Systems in Embedded Signal Processing Applications
    Balasa, Florin
    Gingu, Cristian V.
    Luican, Ilie I.
    Zhu, Hongwei
    2013 IEEE 19TH INTERNATIONAL CONFERENCE ON EMBEDDED AND REAL-TIME COMPUTING SYSTEMS AND APPLICATIONS (RTCSA), 2013, : 92 - 100
  • [8] Optimizing memory bandwidth with ILP based memory exploration and assignment for low power embedded systems
    Shiue, WT
    RECORDS OF THE 2000 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING, 2000, : 95 - 100
  • [9] Fast Instruction Memory Hierarchy Power Exploration for Embedded Systems
    Kroupis, Nikolaos
    Soudris, Dimitrios
    VLSI-SOC: DESIGN METHODOLOGIES FOR SOC AND SIP, 2010, 313 : 251 - +
  • [10] Fast instruction memory hierarchy power exploration for embedded systems
    Kroupis N.
    Soudris D.
    IFIP Advances in Information and Communication Technology, 2010, 313 : 251 - 270