Memory Design and Exploration for Low Power, Embedded Systems

被引:0
|
作者
Wen-Tsong Shiue
Chaitali Chakrabarti
机构
[1] Arizona State University,
关键词
memory synthesis; memory exploration; data cache and instruction cache; loop transformation;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, we describe a procedure for memory design and exploration for low power embedded systems. Our system consists of an instruction cache and a data cache on-chip, and a large memory off-chip. In the first step, we try to reduce the power consumption due to memory traffic by applying memory-optimizing transformations such as loop transformations. Next we use a memory exploration procedure to choose a cache configuration (cache size and line size) that satisfies the system requirements of area, number of cycles and energy consumption. We include energy in the performance metrics, since for different cache configurations, the variation in energy consumption is quite different from the variation in the number of cycles. The memory exploration procedure is very efficient since it exploits the trends in the cycles and energy characteristics to reduce the search space significantly.
引用
收藏
页码:167 / 178
页数:11
相关论文
共 50 条
  • [21] Multi-Module Multi-Port Memory Design for Low Power Embedded Systems
    Wen-Tsong Shiue
    Chaitali Chakrabarti
    Design Automation for Embedded Systems, 2004, 9 : 235 - 261
  • [22] Low power multi-module, multi-port memory design for embedded systems
    Shiue, WT
    Tadas, S
    Chakrabarti, C
    2000 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2000, : 529 - 538
  • [23] Design and Analysis of Binary Tree Static Random Access Memory for Low Power Embedded Systems
    Suns, Luo
    Mathew, J.
    Pagliarini, S.
    Pradhan, Dhiraj K.
    Sourdis, Loannis
    JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (03) : 467 - 478
  • [24] Low power design for embedded systems: Today and tomorrow
    Zafalon, R
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 8 - 8
  • [25] HitME: Low Power Hit MEmory Buffer for Embedded Systems
    Janapsatya, Andhi
    Parameswaran, Sri
    Ignjatovic, Aleksandar
    PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 335 - +
  • [26] A DESIGN SPACE EXPLORATION FRAMEWORK FOR AUTOMOTIVE EMBEDDED SYSTEMS AND THEIR POWER MANAGEMENT
    Walla, Gregor
    Stechele, Walter
    Herkersdorf, Andreas
    Molotnikov, Zaur
    Barthels, Andreas
    Michel, Hans-Ulrich
    PROCEEDINGS 27TH EUROPEAN CONFERENCE ON MODELLING AND SIMULATION ECMS 2013, 2013, : 228 - +
  • [27] Design of Low Power Multiple Output Power Supply for Embedded Systems
    Goyal, Umesh
    Prakash, Neelam Rup
    2013 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATIONS AND NETWORKING TECHNOLOGIES (ICCCNT), 2013,
  • [28] Local memory exploration and optimization in embedded systems
    Panda, PR
    Dutt, ND
    Nicolau, A
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (01) : 3 - 13
  • [29] A low power keyword spotting algorithm for memory constrained embedded systems
    Benelli, Gionata
    Meoni, Gabriele
    Fanucci, Luca
    PROCEEDINGS OF THE 2018 26TH IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2018, : 267 - 272
  • [30] Compilers for Low Power with Design Patterns on Embedded Multicore Systems
    Lin, Cheng-Yen
    Kuan, Chi-Bang
    Shih, Wen-Li
    Lee, Jenq Kuen
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2015, 80 (03): : 277 - 293