Low Power March Memory Test Algorithm for Static Random Access Memories

被引:2
|
作者
Kumar, G. Rajesh [1 ]
Babulu, K. [1 ]
机构
[1] JNTUK, Dept Elect & Commun Engn, Kakinada, India
来源
INTERNATIONAL JOURNAL OF ENGINEERING | 2018年 / 31卷 / 02期
关键词
Built in Self-test; Low Power Test; March Test Algorithm; Memory Built in Self-test; Memory Testing;
D O I
10.5829/ije.2018.31.02b.13
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Memories are most important building blocks in many digital systems. As the integrated circuits requirements are growing, the test circuitry must grow as well. There is a need for more efficient test techniques with low power and high speed. Many memory built in self-test techniques have been proposed to test memories. Compared with combinational and sequential circuits memory testing utilizes more amount of power. Test circuitry is intensively used for memory testing. This may cause excessive power consumption during memory testing. Sophisticated and efficient techniques with less overhead on power must be needed. Regarding memories, power consumption is very much high during testing when compared with normal functional mode. March test algorithms are popular testing techniques used for memory testing. Power consumption during testing can be reduced by reducing the switching activity in test circuitry. A new test technique is proposed in this paper to reduce power consumption in test mode by reducing the switching activity in Built in Self-Test circuitry. Address sequencing in the address decoder is changed in such a way that it reduces switching activity.
引用
收藏
页码:292 / 298
页数:7
相关论文
共 50 条
  • [31] ALGORITHM FOR TESTING RANDOM-ACCESS MEMORIES
    KNAIZUK, J
    HARTMANN, CRP
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1977, 26 (04) : 414 - 416
  • [33] Predictable Power Saving Memory Controller Circuit Design for Embedded Static Random Access Memory
    Fan, Yu-Cheng
    Lin, Chih-Kang
    Chou, Shih-Ying
    Liu, Hung-Kuan
    Wu, Shu-Hsien
    Wang, Chun-Hung
    [J]. IEEE TRANSACTIONS ON MAGNETICS, 2014, 50 (07)
  • [34] Low-power data encoding/decoding for energy-efficient static random access memory design
    Pasandi, Ghasem
    Mehrabi, Kolsoom
    Ebrahimi, Behzad
    Fakhraei, Sied Mehdi
    Afzali-Kusha, Ali
    Pedram, Massoud
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (08) : 1152 - 1159
  • [35] Measurement of Static Random Access Memory Power-Up State Using an Addressable Cell Array Test Structure
    Takeuchi, Kiyoshi
    Mizutani, Tomoko
    Shinohara, Hirofumi
    Saraya, Takuya
    Kobayashi, Masaharu
    Hiramoto, Toshiro
    [J]. IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2017, 30 (03) : 209 - 215
  • [36] X-SRAM: Enabling In-Memory Boolean Computations in CMOS Static Random Access Memories
    Agrawal, Amogh
    Jaiswal, Akhilesh
    Lee, Chankyu
    Roy, Kaushik
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (12) : 4219 - 4232
  • [37] Leakage Controlled Read Stable Static Random Access Memories
    Badrudduza, Sayeed A.
    Wang, Ziyan
    Samson, Giby
    Clark, Lawrence T.
    [J]. JOURNAL OF COMPUTERS, 2008, 3 (04) : 39 - 49
  • [38] SEU ground and flight data in static random access memories
    Liu, J
    Duan, JL
    Hou, MD
    Sun, YM
    Yao, HJ
    Mo, D
    Zhang, QX
    Wang, ZG
    Jin, YF
    Cai, JR
    Ye, ZH
    Han, JW
    Lin, YL
    Huang, Z
    [J]. NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION B-BEAM INTERACTIONS WITH MATERIALS AND ATOMS, 2006, 245 (01): : 342 - 345
  • [39] Minimal march tests for detection of dynamic faults in random access memories
    Harutunyan, G.
    Vardanian, V. A.
    Zorian, Y.
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2007, 23 (01): : 55 - 74
  • [40] Minimal March Tests for Detection of Dynamic Faults in Random Access Memories
    G. Harutunyan
    V. A. Vardanian
    Y. Zorian
    [J]. Journal of Electronic Testing, 2007, 23 : 55 - 74