An Ultra-low-power Static Random-Access Memory Cell Using Tunneling Field Effect Transistor

被引:4
|
作者
Arunkumar, N. [1 ]
Senathipathi, N. [1 ]
Dhanasekar, S. [2 ]
Bruntha, P. Malin [3 ]
Priya, C. [4 ]
机构
[1] PA Coll Engn & Technol, Dept ECE, Pollachi, India
[2] Sri Eshwar Coll Engn, Dept ECE, Coimbatore, Tamil Nadu, India
[3] Karunya Inst Technol & Sci, Dept ECE, Coimbatore, Tamil Nadu, India
[4] Karpagam Coll Engn Coimbatore, Dept ECE, Coimbatore, Tamil Nadu, India
来源
INTERNATIONAL JOURNAL OF ENGINEERING | 2020年 / 33卷 / 11期
关键词
Static Random-Access Memory; Homojunction; Heterojunction; Tunneling Field Effect Transistor; Complementary Metal Oxide Semiconductor; SRAM; FET;
D O I
10.5829/ije.2020.33.11b.13
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this research article, an Ultra-low-power 1-bit SRAM cell is introduced using Tunneling Field Effect Transistor (TFET). This paper investigates feasible 6T SRAM configurations on improved N-type and P-type TFETs integrated on both InAs (Homojunction) and GaSb-InAs (Heterojunction) platforms. The voltage transfer characteristics and basic parameters of both Homo and Heterojunctions are examined and compared. The proposed TFET based SRAM enhances the stability in the hold, read, and write operations. This work evaluates the potential of TFET which can replace MOSFET due to the improved performance with low-power consumption, high speed, low sub-threshold slope, and supply voltage (VDD = 0.2 V). The results are correlated with CMOS 32nm technology. The proposed SRAM TFET cell is implemented using 30nm technology and simulated using an H-SPICE simulator with the help of Verilog-A models. The proposed SRAM TFET cell architecture achieves low power dissipation and attains high performance as compared to the CMOS and FINFET.
引用
收藏
页码:2215 / 2221
页数:7
相关论文
共 50 条