Modelling and Impact Analysis of Antipode Attack in Bufferless On-Chip Networks

被引:0
|
作者
Kunthara R.G. [1 ]
Josna V.R. [2 ]
Neethu K. [1 ]
James R.K. [1 ]
Jose J. [3 ]
机构
[1] Division of Electronics Engineering, School of Engineering, Cochin University of Science and Technology, Kerala, Cochin
[2] Department of Computer Science, Cochin University of Science and Technology, Kerala, Cochin
[3] Department of Computer Science and Engineering, Indian Institute of Technology Guwahati, Assam, Guwahati
关键词
Antipode attack; Bufferless router; Deflection routing; Hardware trojan; NoC security;
D O I
10.1007/s42979-022-01622-y
中图分类号
学科分类号
摘要
With advancements in VLSI technology, Tiled Chip Multicore Processors (TCMP) with packet switching Network-on-Chip (NoC) have evolved as the backbone of modern data intensive parallel systems. Manufacturers are looking at the prospect of using several third-party Intellectual Property (IP) cores in their TCMP designs due to strict time-to-market restrictions. Outsourcing IP from vendors across the world exposes System-on-Chip (SoC) designs to malicious implants such as Hardware Trojans (HTs). The performance of entire system is adversely affected by the presence of malicious HT in NoC routers, which can negatively disrupt communication between tiles. Generally, in buffered NoC, hardware trojans affect flits when they are in input buffers. Hardware trojans in bufferless NoC is a less explored area. In this paper, we model an HT that leads to antipode attack, which can occur on Permutation Deflection Network (PDN) of a bufferless router. In a bufferless router such as CHIPPER architecture, only the highest priority flit gets productive port, while other flits may or may not get productive port depending on port availability, leading to deflections. The modelled trojan misroutes all flits of HT-infected router to non-productive ports without modifying the flit control field. We investigate the effects of such an intermittent HT and analyse its effects at NoC level in terms of performance metrics such as average flit latency, deflection rate, throughput and router link utilisation. Experimental evaluations conducted on an 8 × 8 bufferless mesh NoC indicate that the modelled HT degrades network performance due to increased flit deflections and traffic across central routers which impacts system reliability. © 2023, The Author(s), under exclusive licence to Springer Nature Singapore Pte Ltd.
引用
收藏
相关论文
共 50 条
  • [11] On the Capacity of Bufferless Networks-on-Chip
    Shpiner, Alexander
    Kantor, Erez
    Li, Pu
    Cidon, Israel
    Keslassy, Isaac
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2015, 26 (02) : 492 - 506
  • [12] On the Capacity of Bufferless Networks-on-Chip
    Shpiner, Alexander
    Kantor, Erez
    Li, Pu
    Cidon, Israel
    Keslassy, Isaac
    2012 50TH ANNUAL ALLERTON CONFERENCE ON COMMUNICATION, CONTROL, AND COMPUTING (ALLERTON), 2012, : 770 - 777
  • [13] On-chip Networks!
    Kaur, Satwant
    IETE TECHNICAL REVIEW, 2013, 30 (03) : 168 - 172
  • [14] Making-a-stop: A new bufferless routing algorithm for on-chip network
    Lin, Jing
    Lin, Xiaola
    Tang, Liang
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2012, 72 (04) : 515 - 524
  • [15] Performance modelling of synchronous bufferless OPS networks
    Overby, H
    ICTON 2004: 6TH INTERNATIONAL CONFERENCE ON TRANSPARENT OPTICAL NETWORKS, PROCEEDINGS, VOL 1, 2004, : 22 - 28
  • [16] Low Latency Multicasting Scheme for Bufferless Hybrid NoC-Bus 3D On-Chip Networks
    Yao, Chaoyun
    Feng, Chaochao
    Zhang, Mingxuan
    Wei, Shaojun
    COMPUTER ENGINEERING AND TECHNOLOGY, NCCET 2014, 2015, 491 : 36 - 47
  • [17] Packetization and routing analysis of on-chip multiprocessor networks
    Ye, TT
    Benini, L
    De Micheli, G
    JOURNAL OF SYSTEMS ARCHITECTURE, 2004, 50 (2-3) : 81 - 104
  • [18] On-chip and inter-chip networks for modelling large-scale neural systems
    Furber, Steve
    Temple, Steve
    Brown, Andrew
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1945 - 1948
  • [19] Polymorphic on-chip networks
    Kim, Martha Mercaldi
    Davis, John D.
    Oskin, Mark
    Austin, Todd
    ISCA 2008 PROCEEDINGS: 35TH INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, 2008, : 101 - +
  • [20] Asynchronous on-chip networks
    Amde, M
    Felicijan, T
    Efthymiou, A
    Edwards, D
    Lavagno, L
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (02): : 273 - 283