Modelling and Impact Analysis of Antipode Attack in Bufferless On-Chip Networks

被引:0
|
作者
Kunthara R.G. [1 ]
Josna V.R. [2 ]
Neethu K. [1 ]
James R.K. [1 ]
Jose J. [3 ]
机构
[1] Division of Electronics Engineering, School of Engineering, Cochin University of Science and Technology, Kerala, Cochin
[2] Department of Computer Science, Cochin University of Science and Technology, Kerala, Cochin
[3] Department of Computer Science and Engineering, Indian Institute of Technology Guwahati, Assam, Guwahati
关键词
Antipode attack; Bufferless router; Deflection routing; Hardware trojan; NoC security;
D O I
10.1007/s42979-022-01622-y
中图分类号
学科分类号
摘要
With advancements in VLSI technology, Tiled Chip Multicore Processors (TCMP) with packet switching Network-on-Chip (NoC) have evolved as the backbone of modern data intensive parallel systems. Manufacturers are looking at the prospect of using several third-party Intellectual Property (IP) cores in their TCMP designs due to strict time-to-market restrictions. Outsourcing IP from vendors across the world exposes System-on-Chip (SoC) designs to malicious implants such as Hardware Trojans (HTs). The performance of entire system is adversely affected by the presence of malicious HT in NoC routers, which can negatively disrupt communication between tiles. Generally, in buffered NoC, hardware trojans affect flits when they are in input buffers. Hardware trojans in bufferless NoC is a less explored area. In this paper, we model an HT that leads to antipode attack, which can occur on Permutation Deflection Network (PDN) of a bufferless router. In a bufferless router such as CHIPPER architecture, only the highest priority flit gets productive port, while other flits may or may not get productive port depending on port availability, leading to deflections. The modelled trojan misroutes all flits of HT-infected router to non-productive ports without modifying the flit control field. We investigate the effects of such an intermittent HT and analyse its effects at NoC level in terms of performance metrics such as average flit latency, deflection rate, throughput and router link utilisation. Experimental evaluations conducted on an 8 × 8 bufferless mesh NoC indicate that the modelled HT degrades network performance due to increased flit deflections and traffic across central routers which impacts system reliability. © 2023, The Author(s), under exclusive licence to Springer Nature Singapore Pte Ltd.
引用
收藏
相关论文
共 50 条
  • [21] On-chip interconnection networks of the trips chip
    Gratz, Paul
    Kim, Changkyu
    Sankaralingam, Karthikeyan
    Hanson, Heather
    Shivakumar, Premkishore
    Keckler, Stephen W.
    Burger, Doug
    IEEE MICRO, 2007, 27 (05) : 41 - 50
  • [22] Modelling of multilayer on-chip transformers
    Tsui, C.
    Tong, K. Y.
    IEE PROCEEDINGS-MICROWAVES ANTENNAS AND PROPAGATION, 2006, 153 (05) : 483 - 486
  • [23] An Analysis of On-Chip Interconnection Networks for Large-Scale Chip Multiprocessors
    Sanchez, Daniel
    Michelogiannakis, George
    Kozyrakis, Christos
    ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2010, 7 (01)
  • [24] Traffic analysis for on-chip networks design of multimedia applications
    Varatkar, G
    Marculescu, R
    39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 795 - 800
  • [25] A Stochastic Response Time Analysis for Communications in On-Chip Networks
    Liu, Meng
    Behnam, Moris
    Nolte, Thomas
    2015 IEEE 21ST INTERNATIONAL CONFERENCE ON EMBEDDED AND REAL-TIME COMPUTING SYSTEMS AND APPLICATIONS, 2015, : 237 - 246
  • [26] Modelling and delay analysis of on-chip differential carbon nanotube interconnects
    Cheng, Zi-Han
    Zhao, Wen-Sheng
    Wang, Da-Wei
    Wang, Jing
    Dong, Linxi
    Wang, Gaofeng
    MICRO & NANO LETTERS, 2019, 14 (05) : 505 - 510
  • [27] Analysis of the impact of bus implemented EDCs on on-chip SSN
    Rossi, Daniele
    Steiner, Carlo
    Metra, Cecilia
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 57 - +
  • [28] Traffic modelling of asynchronous bufferless optical packet switched networks
    Overby, Harald
    COMPUTER COMMUNICATIONS, 2007, 30 (06) : 1229 - 1243
  • [29] From the EIC - On-chip networks
    Gupta, R
    IEEE DESIGN & TEST OF COMPUTERS, 2005, 22 (05): : 393 - 393
  • [30] Hierarchical Clustering for On-Chip Networks
    Hesse, Robert
    Jerger, Natalie Enright
    PROCEEDINGS OF THE 1ST INTERNATIONAL WORKSHOP ON ADVANCED INTERCONNECT SOLUTIONS AND TECHNOLOGIES FOR EMERGING COMPUTING SYSTEMS, AISTECS 2016, 2016,