VLSI implementation of high speed multiplier architecture using VHBCSE algorithm for DSP applications

被引:0
|
作者
Vivek Karthick Perumal
Ramesh Jayabalan
Thiruvenkadam Krishnan
机构
[1] Sona College of Technology,Department of ECE
[2] PSG College of Technology,Department of ECE
[3] K.Ramakrishnan College of Technology,Department of ECE
关键词
VHBSCE; Multiplier; FPGA; VLSI; Pipelining;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, the synchronous pipelined architecture of the Vertical Horizontal Binary Common Subexpression Elimination (VHBCSE) based FIR filter for DSP applications, namely multi-standard wireless communication and Software Defined Radio (SDR), was realised. In VLSI design, high speed and low power construction were focused on achieving the minimum area. Here we can improve the throughput of the design. Traditionally, the pipelined technique provides the solution for better throughput of any design. In this proposed synchronous pipelined architecture design, the improvement in speed was obtained while reducing critical path delay by adding additional registers between the combinations of blocks. The VHBCSE architecture efficiency in area power product (APP) as well as speed of the design was improved by 28% and 40% from the existing VHBCSE multiplier.
引用
收藏
页码:307 / 313
页数:6
相关论文
共 50 条
  • [41] ARCHITECTURE-DRIVEN SYNTHESIS TECHNIQUES FOR VLSI IMPLEMENTATION OF DSP ALGORITHMS
    DEMAN, H
    CATTHOOR, F
    GOOSSENS, G
    VANHOOF, J
    VANMEERBERGEN, J
    NOTE, S
    HUISKEN, J
    PROCEEDINGS OF THE IEEE, 1990, 78 (02) : 319 - 335
  • [42] FPGA implementation of AES algorithm for high speed applications
    S. Sridevi Sathya Priya
    P. Karthigaikumar
    Narayana Ravi Teja
    Analog Integrated Circuits and Signal Processing, 2022, 112 : 115 - 125
  • [43] FPGA implementation of AES algorithm for high speed applications
    Priya, S. Sridevi Sathya
    Karthigaikumar, P.
    Teja, Narayana Ravi
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2022, 112 (01) : 115 - 125
  • [44] Design and Implementation of High Speed and High Accuracy Fixed-width Modified Booth Multiplier for DSP Application
    Babu, Aravind S.
    Ramki, Babu S.
    Sivasankaran, K.
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL ENGINEERING (ICAEE), 2014,
  • [45] A high speed pipelined radix-16 Booth multiplier architecture for FPGA implementation
    Cekli, Serap
    Akman, Ali
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 185
  • [46] AN ARCHITECTURE FOR HIGH-SPEED ARRAY MULTIPLIER
    ISLAM, FF
    TAMARU, K
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1993, E76A (08) : 1326 - 1333
  • [47] Efficient DSP Equalization Algorithm and Architecture Designs for High Speed Serial Links
    Tseng, Chun-Kai
    Tseng, Chi-Dong
    Hwang, Yin-Tsung
    2024 11TH INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS-TAIWAN, ICCE-TAIWAN 2024, 2024, : 621 - 622
  • [48] VLSI Implementation of Bit Serial Architecture based Multiplier in Floating Point Arithmetic
    Shinde, Jitesh R.
    Salankar, Suresh S.
    2015 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2015, : 1672 - 1677
  • [49] A high speed VLSI architecture for handwriting recognition
    Gregoretti, F
    Passerone, R
    Reyneri, LM
    Sansoé, C
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2001, 28 (03): : 259 - 278
  • [50] Video interpolation algorithm and its VLSI architecture implementation
    Liu, Peng
    Zhang, Yan
    Jisuanji Gongcheng/Computer Engineering, 2006, 32 (11): : 29 - 31