AN ARCHITECTURE FOR HIGH-SPEED ARRAY MULTIPLIER

被引:0
|
作者
ISLAM, FF
TAMARU, K
机构
关键词
BINARY MULTIPLICATION; ARRAY MULTIPLIER; VLSI ARCHITECTURE;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High speed multiplication of two n-bit numbers plays an important role in many digital signal processing applications. Traditional array and Wallace multipliers are the most widely used multipliers implemented in VLSI. The area and time (=latency) of these two multipliers depend on operand bit-size, n. For a particular bit-size, they occupy fixed positions in some graph which has area and time along the x and y-axes respectively. However, many applications require a multiplier which has an 'intermediate' area-time characteristics with the above two traditional multipiiers occupying two extreme ends of above mentioned area-time curve. In this paper, we propose such an intermediate multiplier which trades off area for time. It has higher speed (i.e., less latency) but more area than a traditional array multiplier. Whereas when compared with a traditional Wallace multiplier, it has lower speed and area. The attractive point of our multiplier is that, it resembles an array multiplier in terms of regularity in placement and inter-connection of unit computation cells. And its interesting feature is that, in contrast to a traditional array multiplier, it computes by introducing multiple computation wave fronts among its computation cells. In this paper, we investigate on the area-time complexity of our proposed multiplier and discuss on its characteristics while comparing with some contemporary multipliers in terms of latency, area and wiring complexity.
引用
收藏
页码:1326 / 1333
页数:8
相关论文
共 50 条
  • [1] A High-Speed, Hierarchical 16x16 Array of Array Multiplier Design
    Asati, Abhijit
    Chandrashekhar
    [J]. 2009 INTERNATIONAL CONFERENCE ON MULTIMEDIA, SIGNAL PROCESSING AND COMMUNICATION TECHNOLOGIES, 2009, : 161 - +
  • [2] HIGH-SPEED ITERATIVE MULTIPLIER
    BURTON, DP
    NOAKS, DR
    [J]. ELECTRONICS LETTERS, 1968, 4 (13) : 262 - &
  • [3] HIGH-SPEED BINARY MULTIPLIER
    KINGSBUR.NG
    [J]. ELECTRONICS LETTERS, 1971, 7 (10) : 277 - &
  • [4] MULTIPLIER SERVES AS A HIGH-SPEED SWITCH
    GILBERT, B
    [J]. EDN, 1986, 31 (06) : 233 - 234
  • [5] MULTIPLIER SERVES AS A HIGH-SPEED SWITCH
    GILBERT, B
    KITCHIN, C
    [J]. EDN, 1988, 33 (15A) : 142 - +
  • [6] A simple high-speed multiplier design
    Kang, Jung-Yup
    Gaudiot, Jean-Luc
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2006, 55 (10) : 1253 - 1258
  • [7] A novel multiplier for high-speed applications
    Khatibzadeh, A
    Raahemifar, K
    Ahamdi, M
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 305 - 308
  • [8] A high-speed design of Montgomery multiplier
    Fan, Yibo
    Ikenaga, Takeshi
    Goto, Satoshi
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (04): : 971 - 977
  • [9] HIGH-SPEED THRESHOLD GATE MULTIPLIER
    KENT, SA
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1977, 26 (12) : 1279 - 1283
  • [10] A Simple High-Speed Multiplier Design
    Dowoud, D. S.
    Dawoud, Peter D.
    Charles, Ndagije
    [J]. WMSCI 2008: 12TH WORLD MULTI-CONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL I, PROCEEDINGS, 2008, : 97 - +