AN ARCHITECTURE FOR HIGH-SPEED ARRAY MULTIPLIER

被引:0
|
作者
ISLAM, FF
TAMARU, K
机构
关键词
BINARY MULTIPLICATION; ARRAY MULTIPLIER; VLSI ARCHITECTURE;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High speed multiplication of two n-bit numbers plays an important role in many digital signal processing applications. Traditional array and Wallace multipliers are the most widely used multipliers implemented in VLSI. The area and time (=latency) of these two multipliers depend on operand bit-size, n. For a particular bit-size, they occupy fixed positions in some graph which has area and time along the x and y-axes respectively. However, many applications require a multiplier which has an 'intermediate' area-time characteristics with the above two traditional multipiiers occupying two extreme ends of above mentioned area-time curve. In this paper, we propose such an intermediate multiplier which trades off area for time. It has higher speed (i.e., less latency) but more area than a traditional array multiplier. Whereas when compared with a traditional Wallace multiplier, it has lower speed and area. The attractive point of our multiplier is that, it resembles an array multiplier in terms of regularity in placement and inter-connection of unit computation cells. And its interesting feature is that, in contrast to a traditional array multiplier, it computes by introducing multiple computation wave fronts among its computation cells. In this paper, we investigate on the area-time complexity of our proposed multiplier and discuss on its characteristics while comparing with some contemporary multipliers in terms of latency, area and wiring complexity.
引用
收藏
页码:1326 / 1333
页数:8
相关论文
共 50 条
  • [41] Architecture for high-speed evolutionary computation
    Yoshikawa, M
    Imai, T
    Kodama, T
    Yamauchi, H
    Terai, H
    [J]. ELECTRICAL ENGINEERING IN JAPAN, 2004, 147 (02) : 39 - 52
  • [42] A high-speed, low-area processor array architecture for multiplication and squaring over
    Fayed, Mohamed A.
    El-Kharashi, M. Watheq
    Gebali, Fayez
    [J]. IDT 2007: SECOND INTERNATIONAL DESIGN AND TEST WORKSHOP, PROCEEDINGS, 2007, : 226 - +
  • [43] A HIGH-SPEED MULTIPLIER USING A REDUNDANT BINARY ADDER TREE
    HARATA, Y
    NAKAMURA, Y
    NAGASE, H
    TAKIGAWA, M
    TAKAGI, N
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (01) : 28 - 34
  • [44] DESIGN OF A MULTIPLIER-ACCUMULATOR FOR HIGH-SPEED IMAGE FILTERING
    ISLAM, FF
    TAMARU, K
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1993, E76A (11) : 2022 - 2032
  • [45] A High-Speed Booth Multiplier Based on Redundant Binary Algorithm
    Barik, Ranjan Kumar
    Panda, Ashish
    Pradhan, Manoranjan
    [J]. PROGRESS IN ADVANCED COMPUTING AND INTELLIGENT ENGINEERING, VOL 2, 2018, 564 : 569 - 575
  • [46] Low voltage low power high-speed BiCMOS multiplier
    Cheng, Kuo-Hsing
    Yeha, Yu-Kwang
    Lian, Farn-Son
    [J]. Proceedings of the IEEE International Conference on Electronics, Circuits, and Systems, 1998, 2
  • [47] GaAs multiplier and adder designs for high-speed DSP applications
    Beaumont-Smith, A
    Burgess, N
    Cui, S
    Liebelt, M
    [J]. THIRTY-FIRST ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1998, : 1517 - 1521
  • [48] Multiplier less high-speed squaring circuit for binary numbers
    Sethi, Kabiraj
    Panda, Rutuparna
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2015, 102 (03) : 433 - 443
  • [49] High-Speed Modular Multiplier for Lattice-Based Cryptosystems
    Tan, Weihang
    Case, Benjamin M.
    Wang, Antian
    Gao, Shuhong
    Lao, Yingjie
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (08) : 2927 - 2931
  • [50] Structure of high-speed modulo multiplier suitable for repeated operations
    Iwate University, 4-3-5 Ueda, Morioka, 020-8551, Japan
    [J]. IEEJ Trans. Electron. Inf. Syst., 2008, 6 (933-942+16):