VLSI implementation of high speed multiplier architecture using VHBCSE algorithm for DSP applications

被引:0
|
作者
Vivek Karthick Perumal
Ramesh Jayabalan
Thiruvenkadam Krishnan
机构
[1] Sona College of Technology,Department of ECE
[2] PSG College of Technology,Department of ECE
[3] K.Ramakrishnan College of Technology,Department of ECE
关键词
VHBSCE; Multiplier; FPGA; VLSI; Pipelining;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, the synchronous pipelined architecture of the Vertical Horizontal Binary Common Subexpression Elimination (VHBCSE) based FIR filter for DSP applications, namely multi-standard wireless communication and Software Defined Radio (SDR), was realised. In VLSI design, high speed and low power construction were focused on achieving the minimum area. Here we can improve the throughput of the design. Traditionally, the pipelined technique provides the solution for better throughput of any design. In this proposed synchronous pipelined architecture design, the improvement in speed was obtained while reducing critical path delay by adding additional registers between the combinations of blocks. The VHBCSE architecture efficiency in area power product (APP) as well as speed of the design was improved by 28% and 40% from the existing VHBCSE multiplier.
引用
收藏
页码:307 / 313
页数:6
相关论文
共 50 条
  • [31] Implementation of High Speed Vedic Multiplier using Modified Adder
    Akila, M.
    Gowribala, C.
    Shaby, S. Maflin
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 2244 - 2248
  • [32] VLSI Implementation of Braun Multiplier using Full Adder
    Kiran, Deeksha D. K.
    Shilpa, R.
    Kavyashree, B.
    2017 INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN COMPUTER, ELECTRICAL, ELECTRONICS AND COMMUNICATION (CTCEEC), 2017, : 499 - 504
  • [33] An efficient binary multiplier design for high speed applications using Karatsuba algorithm and Urdhva-Tiryagbhyam algorithm
    Arish, S.
    Sharma, R. K.
    2015 GLOBAL CONFERENCE ON COMMUNICATION TECHNOLOGIES (GCCT), 2015, : 192 - 196
  • [34] Implementation of High Speed Processor for Computing Convolution Sum for DSP Applications
    Saha, P.
    Kumar, D.
    Sharma, A.
    ACM IMCOM 2015, PROCEEDINGS, 2015,
  • [35] High speed algorithm and VLSI architecture design for decoding BCH product codes
    Chi, ZP
    Parhi, KK
    2002 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-IV, PROCEEDINGS, 2002, : 3089 - 3092
  • [36] HIGH-SPEED PARALLEL VITERBI DECODING - ALGORITHM AND VLSI-ARCHITECTURE
    FETTWEIS, G
    MEYR, H
    IEEE COMMUNICATIONS MAGAZINE, 1991, 29 (05) : 46 - 55
  • [37] Implementation and Performance Improvement of POSIT Multiplier for Advance DSP Applications
    Kant, Manash
    Thakur, Rajeev
    PROCEEDINGS OF THE 2021 FIFTH INTERNATIONAL CONFERENCE ON I-SMAC (IOT IN SOCIAL, MOBILE, ANALYTICS AND CLOUD) (I-SMAC 2021), 2021, : 1730 - 1736
  • [38] Enhanced high speed modular multiplier using Karatsuba algorithm
    Prema, C.
    Babu, C. S. Mainkanda
    2013 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS, 2013,
  • [39] High-Speed VLSI Implementation of an Improved Parallel Delayed LMS Algorithm
    Liu, Ming
    Guan, Mingxiang
    Wu, Zhou
    Sun, Chongwu
    Zhang, Weifeng
    Wang, Mingjiang
    MOBILE NETWORKS & APPLICATIONS, 2022, 27 (04): : 1593 - 1603
  • [40] High-Speed VLSI Implementation of an Improved Parallel Delayed LMS Algorithm
    Ming Liu
    Mingxiang Guan
    Zhou Wu
    Chongwu Sun
    Weifeng Zhang
    Mingjiang Wang
    Mobile Networks and Applications, 2022, 27 : 1593 - 1603