High-Speed VLSI Implementation of an Improved Parallel Delayed LMS Algorithm

被引:2
|
作者
Liu, Ming [1 ]
Guan, Mingxiang [1 ]
Wu, Zhou [1 ]
Sun, Chongwu [1 ]
Zhang, Weifeng [1 ]
Wang, Mingjiang [2 ]
机构
[1] Shenzhen Inst Informat Technol, Sch Microelect, Shenzhen 518000, Peoples R China
[2] Harbin Inst Technol, Fac Elect & Informat Engn, Shenzhen 518000, Peoples R China
来源
MOBILE NETWORKS & APPLICATIONS | 2022年 / 27卷 / 04期
关键词
2-parallel delayed LMS; Very large scale integration (VLSI); Fined-grained; Area-delay-product (ADP); FILTER ARCHITECTURE; ADAPTIVE FILTER; POWER;
D O I
10.1007/s11036-021-01877-4
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Motivated by improvement of convergence rate and throughput performance, this work develops a systematic high-speed VLSI implementation of the adaptive filter based on the improved 2-parallel delayed LMS (PDLMS) algorithm. The proposed design uses a novel hardware-efficient architecture for weight updating based on parallel adaptive 2-by-2 algorithm. Compared with the conventional filter structure, the parallel filter has higher throughput rate and lower power dissipation. To improve the convergent characteristic of the adaptive digital filter, we have selected one branch from two weight update branches which has better system performance. The fine-grained arithmetic operation unit and the retiming technology are employed to reduce the delay of critical path effectively. From the ASIC synthesis results we find that the proposed architecture of an 8-tap filter has nearly 24% less power and nearly 18% less area-delay-product (ADP) than the best existing structure. Thus it can be seen that the proposed design has the important practice instruction significance.
引用
收藏
页码:1593 / 1603
页数:11
相关论文
共 50 条
  • [1] High-Speed VLSI Implementation of an Improved Parallel Delayed LMS Algorithm
    Ming Liu
    Mingxiang Guan
    Zhou Wu
    Chongwu Sun
    Weifeng Zhang
    Mingjiang Wang
    Mobile Networks and Applications, 2022, 27 : 1593 - 1603
  • [2] High-speed FPGA Implementation of an Improved LMS Algorithm
    Dong, Xianglei
    Li, Huiyong
    Wang, Yu
    2013 INTERNATIONAL CONFERENCE ON COMPUTATIONAL PROBLEM-SOLVING (ICCP), 2013, : 342 - 345
  • [3] A high-speed realization of the delayed dual sign LMS algorithm
    Wang, Mingjiang
    Zhao, Boya
    Liu, Ming
    IEICE ELECTRONICS EXPRESS, 2018, 15 (07):
  • [4] DELAYED BLOCK LMS ALGORITHM AND CONCURRENT ARCHITECTURE FOR HIGH-SPEED IMPLEMENTATION OF ADAPTIVE FIR FILTERS
    Mohanty, Basant K.
    Meher, Promod K.
    2008 IEEE REGION 10 CONFERENCE: TENCON 2008, VOLS 1-4, 2008, : 2529 - +
  • [5] VLSI implementation of high-speed cellular automata encryption algorithm
    Anghelescu, Petre
    Sofron, Emil
    Ionita, Silviu
    CAS 2007 INTERNATIONAL SEMICONDUCTOR CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2007, : 509 - 512
  • [6] A High-Speed Pyramid Image Coding Algorithm for a VLSI Implementation
    Sahinoglou, Haralambos
    Cabrera, Sergio D.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1991, 1 (04) : 369 - 374
  • [7] High-speed LMS Algorithm's Design and Implementation Based on FPGA
    Liang, Jingjing
    Gao, Jingmin
    Ling, Weixin
    ADVANCED MEASUREMENT AND TEST, PTS 1-3, 2011, 301-303 : 1157 - +
  • [8] HIGH-SPEED PARALLEL VITERBI DECODING - ALGORITHM AND VLSI-ARCHITECTURE
    FETTWEIS, G
    MEYR, H
    IEEE COMMUNICATIONS MAGAZINE, 1991, 29 (05) : 46 - 55
  • [9] HIGH-SPEED PARALLEL CRC CIRCUITS IN VLSI
    PEI, TB
    ZUKOWSKI, C
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1992, 40 (04) : 653 - 657
  • [10] Parallel delayed LMS algorithm
    尚勇
    吴顺君
    项海格
    Science in China(Series F:Information Sciences), 2001, (06) : 438 - 444