Impact of Gate Length and Doping Variation on the DC and Analog/RF Performance of sub - 3nm Stacked Si Gate-All-Around Nanosheet FET

被引:0
|
作者
Nisha Yadav
Sunil Jadav
Gaurav Saini
机构
[1] J.C.Bose University of Science and Technology,Department of Electronics Engineering
[2] YMCA,Department of Electronics and Communication Engineering
[3] National Institute of Technology,undefined
来源
Silicon | 2023年 / 15卷
关键词
Gate-all-around (GAA); Nanosheet FETs; DC and Analog/RF performance;
D O I
暂无
中图分类号
学科分类号
摘要
The nanosheet Field Effect Transistors (FETs) are the promising device architecture for sub - 5nm technology node as per the International Roadmap for Devices and Systems (IRDS) 2020 and has attracted the semiconductor industry as the key device architecture for upcoming low power to high performance applications. To contribute to the growth of this continuously evolving technology, the impact of key device design parameter namely gate length (Lg) and process parameters namely source/drain (S/D) doping (NSD) and channel doping (NCH) on the DC and analog/RF performance of gate-stack based Si gate-all-around (GAA) stacked nanosheet FETs have been explored. Simulation result shows that as we downscale the Lg from 30nm to 10nm, the short channel effects (SCEs) deteriorates the device performance significantly by reducing the threshold voltage (Vth) thereby increasing the OFF-current (Ioff) by 4 orders and degrading the sub-threshold swing (SS) and drain induced barrier lowering (DIBL). However, the ON-current (Ion), ON-current to OFF-current ratio (Ion/Ioff), intrinsic delay and analog/RF performance improves at shorter Lg. Higher NSD results in improved driving capability and analog performance of the device. However, Ioff, Ion/Ioff ratio, SS and DIBL degrades with higher NSD. Higher channel doping poses a solution to circumvent the SCEs in aggressively scaled devices, however, it causes scattering thereby reducing the mobility of the carriers. So, the doping should be chosen wisely to get the desired Vth and other performance parameters.
引用
下载
收藏
页码:217 / 228
页数:11
相关论文
共 50 条
  • [41] Self-Heating Induced Interchannel Vt Difference of Vertically Stacked Si Nanosheet Gate-All-Around MOSFETs
    Chung, Chia-Che
    Ye, Hung-Yu
    Lin, H. H.
    Wan, W. K.
    Yang, M. -T.
    Liu, C. W.
    IEEE ELECTRON DEVICE LETTERS, 2019, 40 (12) : 1913 - 1916
  • [42] Sub-10 nm Gate-All-Around CMOS Nanowire Transistors on Bulk Si Substrate
    Li, Ming
    Yeo, Kyoung Hwan
    Suk, Sung Dae
    Yeoh, Yun Young
    Kim, Dong-Won
    Chung, Tae Young
    Oh, Kyung Seok
    Lee, Won-Seong
    2009 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2009, : 94 - 95
  • [43] Comparison of Vertically Double Stacked Poly-Si Nanosheet Junctionless Field Effect Transistors with Gate-all-around and Multi-gate Structure
    Tsai, Meng-Ju
    Peng, Kang-Hui
    Lin, Yu-Ru
    Wu, Yung-Chun
    2019 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2019,
  • [44] 5-nm Gate-All-Around Transistor Technology With 3-D Stacked Nanosheets
    Gundu, Anil Kumar
    Kursun, Volkan
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (03) : 922 - 929
  • [45] Unveiling Thermal Cross Talk in 5nm Gate-All-Around Stacked Nanosheet FETs: A Machine Learning Perspective
    Kumar, Vivek
    Anand, Nischal
    Rai, Rohit
    Chauhan, Sneha
    Patel, Jyoti
    PROCEEDINGS OF THE 37TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, VLSID 2024 AND 23RD INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, ES 2024, 2024, : 49 - 54
  • [46] A Novel Dry Selective Etch of SiGe for the Enablement of High Performance Logic Stacked Gate-All-Around NanoSheet Devices
    Loubet, N.
    Kal, S.
    Alix, C.
    Pancharatnam, S.
    Zhou, H.
    Durfee, C.
    Belyansky, M.
    Haller, N.
    Watanabe, K.
    Devarajan, T.
    Zhang, J.
    Miao, X.
    Sankar, M.
    Breton, M.
    Chao, R.
    Greene, A.
    Yu, L.
    Frougier, J.
    Chanemougame, D.
    Tapily, K.
    Smith, J.
    Basker, V.
    Mosden, A.
    Biolsi, P.
    Hurd, T. Q.
    Divakaruni, R.
    Haran, B.
    Bu, H.
    2019 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2019,
  • [47] Vertical Field effect transistor with sub-15nm gate-all-around on Si nanowire array
    Larrieu, G.
    Guerfi, Y.
    Han, X. L.
    Clement, N.
    ESSDERC 2015 PROCEEDINGS OF THE 45TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2015, : 202 - 205
  • [48] Characteristics of Stacked Gate-All-Around Si Nanosheet MOSFETs With Metal Sidewall Source/Drain and Their Impacts on CMOS Circuit Properties
    Sung, Wen-Li
    Li, Yiming
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (06) : 3124 - 3128
  • [49] Advances on doping strategies for triple-gate finFETs and lateral gate-all-around nanowire FETs and their impact on device performance
    Veloso, A.
    De Keersgieter, A.
    Matagne, P.
    Horiguchi, N.
    Collaert, N.
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2017, 62 : 2 - 12
  • [50] Optimization of 3D Stacked Nanosheets in 5nm Gate-all-around Transistor Technology
    Gundu, Anil Kumar
    Kursun, Volkan
    34TH IEEE INTERNATIONAL SYSTEM ON CHIP CONFERENCE (SOCC), 2021, : 25 - 28