Impact of Gate Length and Doping Variation on the DC and Analog/RF Performance of sub - 3nm Stacked Si Gate-All-Around Nanosheet FET

被引:0
|
作者
Nisha Yadav
Sunil Jadav
Gaurav Saini
机构
[1] J.C.Bose University of Science and Technology,Department of Electronics Engineering
[2] YMCA,Department of Electronics and Communication Engineering
[3] National Institute of Technology,undefined
来源
Silicon | 2023年 / 15卷
关键词
Gate-all-around (GAA); Nanosheet FETs; DC and Analog/RF performance;
D O I
暂无
中图分类号
学科分类号
摘要
The nanosheet Field Effect Transistors (FETs) are the promising device architecture for sub - 5nm technology node as per the International Roadmap for Devices and Systems (IRDS) 2020 and has attracted the semiconductor industry as the key device architecture for upcoming low power to high performance applications. To contribute to the growth of this continuously evolving technology, the impact of key device design parameter namely gate length (Lg) and process parameters namely source/drain (S/D) doping (NSD) and channel doping (NCH) on the DC and analog/RF performance of gate-stack based Si gate-all-around (GAA) stacked nanosheet FETs have been explored. Simulation result shows that as we downscale the Lg from 30nm to 10nm, the short channel effects (SCEs) deteriorates the device performance significantly by reducing the threshold voltage (Vth) thereby increasing the OFF-current (Ioff) by 4 orders and degrading the sub-threshold swing (SS) and drain induced barrier lowering (DIBL). However, the ON-current (Ion), ON-current to OFF-current ratio (Ion/Ioff), intrinsic delay and analog/RF performance improves at shorter Lg. Higher NSD results in improved driving capability and analog performance of the device. However, Ioff, Ion/Ioff ratio, SS and DIBL degrades with higher NSD. Higher channel doping poses a solution to circumvent the SCEs in aggressively scaled devices, however, it causes scattering thereby reducing the mobility of the carriers. So, the doping should be chosen wisely to get the desired Vth and other performance parameters.
引用
下载
收藏
页码:217 / 228
页数:11
相关论文
共 50 条
  • [11] Performance Analysis of Sub-10nm Vertically Stacked Gate-All-Around FETs
    Mohapatra, E.
    Dash, T. P.
    Jena, J.
    Das, S.
    Maiti, C. K.
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 331 - 334
  • [12] Simulation of the effect of parasitic channel height on characteristics of stacked gate-all-around nanosheet FET
    Choi, Yunho
    Lee, Kitae
    Kim, Kyoung Yeon
    Kim, Sihyun
    Lee, Junil
    Lee, Ryoongbin
    Kim, Hyun-Min
    Song, Young Suh
    Kim, Sangwan
    Lee, Jong-Ho
    Park, Byung-Gook
    SOLID-STATE ELECTRONICS, 2020, 164
  • [13] Design study of gate-all-around vertically stacked nanosheet FETs for sub-7nm nodes
    Mohapatra, E.
    Dash, T. P.
    Jena, J.
    Das, S.
    Maiti, C. K.
    SN APPLIED SCIENCES, 2021, 3 (05):
  • [14] Analysis of DC Self Heating Effect in Stacked Nanosheet Gate-All-Around Transistor
    Kang, Min Jae
    Myeong, Ilho
    Kang, Myounggon
    Shin, Hyungcheol
    2018 IEEE 2ND ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2018), 2018, : 343 - 345
  • [15] Design and Investigation of a Novel Gate-All-Around Vertical Tunnel FET with Improved DC and Analog/RF Parameters
    Karthik, Kadava R. N.
    Pandey, Chandan Kumar
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2022, 11 (11)
  • [16] Thermal Coupling Among Channels and Its DC Modeling in Sub-7-nm Vertically Stacked Nanosheet Gate-All-Around Transistor
    Liu, Renhua
    Li, Xiaojin
    Sun, Yabin
    Li, Fei
    Shi, Yanling
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (12) : 6563 - 6570
  • [17] High Performance InGaAs Gate-All-Around Nanosheet FET on Si Using Template Assisted Selective Epitaxy
    Lee, S.
    Cheng, C. -W.
    Sun, X.
    D'Emic, C.
    Miyazoe, H.
    Frank, M. M.
    Lofaro, M.
    Bruley, J.
    Hashemi, P.
    Ott, J. A.
    Ando, T.
    Spratt, W.
    Cohen, G. M.
    Lavoie, C.
    Bruce, R.
    Patel, J.
    Schmid, H.
    Czornomaz, L.
    Narayanan, V.
    Mo, R. T.
    Leobandung, E.
    2018 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2018,
  • [18] Impact of Temperature on Analog/RF Performance of Dielectric Pocket Gate-all-around (DPGAA) MOSFETs
    Awasthi, Himanshi
    Kumar, Nitish
    Purwar, Vaibhav
    Gupta, Rajeev
    Dubey, Sarvesh
    SILICON, 2021, 13 (07) : 2071 - 2075
  • [19] Impact of Temperature on Analog/RF Performance of Dielectric Pocket Gate-all-around (DPGAA) MOSFETs
    Himanshi Awasthi
    Nitish Kumar
    Vaibhav Purwar
    Rajeev Gupta
    Sarvesh Dubey
    Silicon, 2021, 13 : 2071 - 2075
  • [20] Analyses of DC and analog/RF performances for short channel quadruple-gate gate-all-around MOSFET
    Sharma, Dheeraj
    Vishvakarma, Santosh Kumar
    MICROELECTRONICS JOURNAL, 2015, 46 (08) : 731 - 739