Effects of Copper Plasticity on the Induction of Stress in Silicon from Copper Through-Silicon Vias (TSVs) for 3D Integrated Circuits

被引:0
|
作者
Benjamin Backes
Colin McDonough
Larry Smith
Wei Wang
Robert E. Geer
机构
[1] University at Albany,College of Nanoscale Science and Engineering
[2] SEMATECH,undefined
来源
关键词
Thermo-mechanical modeling; Through-silicon via; TSV; TSV array; Elasto-plastic copper; Residual stress; Stress superposition; Keep-out zone;
D O I
暂无
中图分类号
学科分类号
摘要
Finite element modeling (FEM) has been undertaken to characterize the effect of copper (Cu) elasto-plastic behavior on the induction of stress in 3D crystalline silicon (Si) systems incorporating Cu through-silicon vias (TSVs). Using a linear isotropic hardening model, simulations of thermal annealing cycles in Cu TSVs indicate that, for sufficient anneal temperatures, plastic yield within the Cu leads to substantial residual stress in the neighboring Si following cool-down. Simulated Si stress profiles of annealed isolated TSVs agreed with experimental Raman microscopy measurements of post-anneal stress profiles in Si near isolated 5 × 25 μm cylindrical TSVs on a 300 mm Si wafer. Simulations were expanded to investigate the impact of Cu plasticity (yield stress and tangent modulus) on the residual stress profile in Si near isolated TSVs and linear TSV arrays. The results show that the magnitude and extent of the TSV-induced stress field in Si is a non-monotonic function of Cu yield stress. Moreover, the tensile or compressive nature of TSV-induced stress within and outside linear TSV arrays is also a strong function of the Cu yield stress. The simulated impact of Cu tangent modulus on TSV-induced stress in Si is less substantial. The implications of these results for TSV layout with respect to active device placement in a 3D system are discussed.
引用
收藏
页码:53 / 62
页数:9
相关论文
共 50 条
  • [31] Inspection and metrology for through-silicon vias and 3D integration
    Rudack, Andrew C.
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXVI, PTS 1 AND 2, 2012, 8324
  • [32] Thermomechanical Reliability of Through-Silicon Vias in 3D Interconnects
    Lu, Kuan-Hsun
    Ryu, Suk-Kyu
    Im, Jay
    Huang, Rui
    Ho, Paul S.
    2011 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2011,
  • [33] Simulation of Copper Electrodeposition in Millimeter Size Through-Silicon Vias
    Braun, T. M.
    Josell, D.
    Deshpande, S.
    John, J.
    Moffat, T. P.
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2020, 167 (16)
  • [34] Copper Electrodeposition Parameters Optimization for Through-Silicon Vias Filling
    Delbos, E.
    Omnes, L.
    Etcheberry, A.
    PROCESSING, MATERIALS, AND INTEGRATION OF DAMASCENE AND 3D INTERCONNECTS, 2010, 25 (38): : 109 - 118
  • [35] Novel through-silicon vias for enhanced signal integrity in 3D integrated systems
    方孺牛
    孙新
    缪旻
    金玉丰
    Journal of Semiconductors, 2016, 37 (10) : 97 - 102
  • [36] Novel through-silicon vias for enhanced signal integrity in 3D integrated systems
    Fang Runiu
    Sun Xin
    Miao Min
    Jin Yufeng
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (10)
  • [37] Integrated Process for Defect-Free Copper Plating and Chemical-Mechanical Polishing of Through-Silicon Vias for 3D Interconnects
    Malta, Dean
    Gregory, Christopher
    Temple, Dorota
    Knutson, Trevor
    Wang, Chen
    Richardson, Thomas
    Zhang, Yun
    Rhoades, Robert
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1769 - 1775
  • [38] Processing assessment and adhesion evaluation of copper through-silicon vias (TSVs) for three-dimensional stacked-integrated circuit (3D-SIC) architectures
    Yang, Y.
    Labie, R.
    Ling, F.
    Zhao, C.
    Radisic, A.
    Van Olmen, J.
    Travaly, Y.
    Verlinden, B.
    De Wolf, I.
    MICROELECTRONICS RELIABILITY, 2010, 50 (9-11) : 1636 - 1640
  • [39] An Effective Approach for Thermal Performance Analysis of 3-D Integrated Circuits With Through-Silicon Vias
    Chai, Jingrui
    Dong, Gang
    Yang, Yintang
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2019, 9 (05): : 877 - 887
  • [40] Experimental Stress Characterization and Numerical Simulation for Copper Pumping Analysis of Through-Silicon Vias
    Liu, Xi
    Thadesar, Paragkumar A.
    Taylor, Christine L.
    Kunz, Martin
    Tamura, Nobumichi
    Bakir, Muhannad S.
    Sitaraman, Suresh K.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2016, 6 (07): : 995 - 1001