Effects of Copper Plasticity on the Induction of Stress in Silicon from Copper Through-Silicon Vias (TSVs) for 3D Integrated Circuits

被引:0
|
作者
Benjamin Backes
Colin McDonough
Larry Smith
Wei Wang
Robert E. Geer
机构
[1] University at Albany,College of Nanoscale Science and Engineering
[2] SEMATECH,undefined
来源
关键词
Thermo-mechanical modeling; Through-silicon via; TSV; TSV array; Elasto-plastic copper; Residual stress; Stress superposition; Keep-out zone;
D O I
暂无
中图分类号
学科分类号
摘要
Finite element modeling (FEM) has been undertaken to characterize the effect of copper (Cu) elasto-plastic behavior on the induction of stress in 3D crystalline silicon (Si) systems incorporating Cu through-silicon vias (TSVs). Using a linear isotropic hardening model, simulations of thermal annealing cycles in Cu TSVs indicate that, for sufficient anneal temperatures, plastic yield within the Cu leads to substantial residual stress in the neighboring Si following cool-down. Simulated Si stress profiles of annealed isolated TSVs agreed with experimental Raman microscopy measurements of post-anneal stress profiles in Si near isolated 5 × 25 μm cylindrical TSVs on a 300 mm Si wafer. Simulations were expanded to investigate the impact of Cu plasticity (yield stress and tangent modulus) on the residual stress profile in Si near isolated TSVs and linear TSV arrays. The results show that the magnitude and extent of the TSV-induced stress field in Si is a non-monotonic function of Cu yield stress. Moreover, the tensile or compressive nature of TSV-induced stress within and outside linear TSV arrays is also a strong function of the Cu yield stress. The simulated impact of Cu tangent modulus on TSV-induced stress in Si is less substantial. The implications of these results for TSV layout with respect to active device placement in a 3D system are discussed.
引用
收藏
页码:53 / 62
页数:9
相关论文
共 50 条
  • [41] Copper Anisotropy Effects in Three-Dimensional Integrated Circuits Using Through-Silicon Vias (vol 12, pg 225, 2012)
    Karmarkar, Aditya P.
    Xu, Xiaopeng
    Yeap, Kong-Boon
    Zschech, Ehrenfried
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2012, 12 (03) : 582 - 582
  • [42] Development and Prospect of Coaxial Through-Silicon Via in 3D Integrated Circuits
    Junkai Ma
    Guangbao Shan
    Guoliang Li
    Zheng Liu
    Weihua Fan
    2023 24TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2023,
  • [43] Thermomechanical Reliability Challenges For 3D Interconnects With Through-Silicon Vias
    Ryu, Suk-Kyu
    Lu, Kuan-Hsun
    Zhang, Xuefeng
    Im, Jay
    Ho, Paul S.
    Huang, Rui
    STRESS-INDUCED PHENOMENA IN METALLIZATION, 2010, 1300 : 189 - +
  • [44] Heating Rate Dependence of the Mechanisms of Copper Pumping in Through-Silicon Vias
    Yang, Hanry
    Lee, Tae-Kyu
    Meinshausen, Lutz
    Dutta, Indranath
    JOURNAL OF ELECTRONIC MATERIALS, 2019, 48 (01) : 159 - 169
  • [45] EFFECTS OF ANNEALING PROCESS ON MICROSTRUCTURE EVOLUTION AND PROTRUSION OF COPPER FILLED IN THROUGH-SILICON VIAS
    Chen Si
    Qin Fei
    An Tong
    Wang Ruiming
    Zhao Jingyi
    ACTA METALLURGICA SINICA, 2016, 52 (02) : 202 - 208
  • [46] Heating Rate Dependence of the Mechanisms of Copper Pumping in Through-Silicon Vias
    Hanry Yang
    Tae-Kyu Lee
    Lutz Meinshausen
    Indranath Dutta
    Journal of Electronic Materials, 2019, 48 : 159 - 169
  • [47] Study on copper protrusion of through-silicon via in a 3-D integrated circuit
    Song, Ming
    Wei, Zhiquan
    Wang, Bingying
    Chen, Liu
    Chen, Li
    Szpunar, Jerzy A.
    MATERIALS SCIENCE AND ENGINEERING A-STRUCTURAL MATERIALS PROPERTIES MICROSTRUCTURE AND PROCESSING, 2019, 755 : 66 - 74
  • [48] Novel through-silicon vias for enhanced signal integrity in 3D integrated systems附视频
    方孺牛
    孙新
    缪旻
    金玉丰
    Journal of Semiconductors, 2016, (10) : 97 - 102
  • [49] High aspect ratio copper through-silicon-vias for 3D integration
    Song, Chongshen
    Wang, Zheyao
    Chen, Qianwen
    Cai, Jian
    Liu, Litian
    MICROELECTRONIC ENGINEERING, 2008, 85 (10) : 1952 - 1956
  • [50] Growth and Fabrication of Carbon-Based Three-Dimensional Heterostructure in Through-Silicon Vias (TSVs) for 3D Interconnects
    Zhu, Ye
    Tan, Chong Wei
    Chua, Shen Lin
    Lim, Yu Dian
    Tay, Beng Kang
    Tan, Chuan Seng
    2017 IEEE 19TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2017,