Effects of Copper Plasticity on the Induction of Stress in Silicon from Copper Through-Silicon Vias (TSVs) for 3D Integrated Circuits

被引:0
|
作者
Benjamin Backes
Colin McDonough
Larry Smith
Wei Wang
Robert E. Geer
机构
[1] University at Albany,College of Nanoscale Science and Engineering
[2] SEMATECH,undefined
来源
关键词
Thermo-mechanical modeling; Through-silicon via; TSV; TSV array; Elasto-plastic copper; Residual stress; Stress superposition; Keep-out zone;
D O I
暂无
中图分类号
学科分类号
摘要
Finite element modeling (FEM) has been undertaken to characterize the effect of copper (Cu) elasto-plastic behavior on the induction of stress in 3D crystalline silicon (Si) systems incorporating Cu through-silicon vias (TSVs). Using a linear isotropic hardening model, simulations of thermal annealing cycles in Cu TSVs indicate that, for sufficient anneal temperatures, plastic yield within the Cu leads to substantial residual stress in the neighboring Si following cool-down. Simulated Si stress profiles of annealed isolated TSVs agreed with experimental Raman microscopy measurements of post-anneal stress profiles in Si near isolated 5 × 25 μm cylindrical TSVs on a 300 mm Si wafer. Simulations were expanded to investigate the impact of Cu plasticity (yield stress and tangent modulus) on the residual stress profile in Si near isolated TSVs and linear TSV arrays. The results show that the magnitude and extent of the TSV-induced stress field in Si is a non-monotonic function of Cu yield stress. Moreover, the tensile or compressive nature of TSV-induced stress within and outside linear TSV arrays is also a strong function of the Cu yield stress. The simulated impact of Cu tangent modulus on TSV-induced stress in Si is less substantial. The implications of these results for TSV layout with respect to active device placement in a 3D system are discussed.
引用
收藏
页码:53 / 62
页数:9
相关论文
共 50 条
  • [21] Plasticity mechanism for copper extrusion in through-silicon vias for three-dimensional interconnects
    Jiang, Tengfei
    Wu, Chenglin
    Spinella, Laura
    Im, Jay
    Tamura, Nobumichi
    Kunz, Martin
    Son, Ho-Young
    Kim, Byoung Gyu
    Huang, Rui
    Ho, Paul S.
    APPLIED PHYSICS LETTERS, 2013, 103 (21)
  • [22] Electrical and Mechanical Properties of Through-Silicon Vias and Bonding Layers in Stacked Wafers for 3D Integrated Circuits
    Sung-Hwan Hwang
    Byoung-Joon Kim
    Ho-Young Lee
    Young-Chang Joo
    Journal of Electronic Materials, 2012, 41 : 232 - 240
  • [23] Failure mechanism of copper through-silicon vias under biased thermal stress
    Seo, Seung-Ho
    Hwang, Joo-Sun
    Yang, Jun-Mo
    Hwang, Wook-Jung
    Song, Jun-Yeob
    Lee, Won-Jun
    THIN SOLID FILMS, 2013, 546 : 14 - 17
  • [24] Electrical and Mechanical Properties of Through-Silicon Vias and Bonding Layers in Stacked Wafers for 3D Integrated Circuits
    Hwang, Sung-Hwan
    Kim, Byoung-Joon
    Lee, Ho-Young
    Joo, Young-Chang
    JOURNAL OF ELECTRONIC MATERIALS, 2012, 41 (02) : 232 - 240
  • [25] A Silicon Platform With Through-Silicon Vias for Heterogeneous RF 3D Modules
    Bar, Pierre
    Joblot, Sylvain
    Coudrain, Perceval
    Carpentier, Jean-Francois
    Reig, Bruno
    Fuchs, Christine
    Ferrandon, Christine
    Charbonnier, Jean
    Sibuet, Henri
    2011 6TH EUROPEAN MICROWAVE INTEGRATED CIRCUIT CONFERENCE, 2011, : 612 - 615
  • [26] A Silicon Platform With Through-Silicon Vias for Heterogeneous RF 3D Modules
    Bar, Pierre
    Joblot, Sylvain
    Coudrain, Perceval
    Carpentier, Jean-Francois
    Reig, Bruno
    Fuchs, Christine
    Ferrandon, Christine
    Charbonnier, Jean
    Sibuet, Henri
    2011 41ST EUROPEAN MICROWAVE CONFERENCE, 2011, : 1173 - 1176
  • [27] Nano - Microscale Electrical Characterization of Copper Thru Silicon Vias in 3D Stacked Integrated Circuits
    Allal, Djamel
    Delvallee, Alexandra
    Moran, Jose
    Khan, Mohammad Saif
    Piquemal, Francois
    2018 CONFERENCE ON PRECISION ELECTROMAGNETIC MEASUREMENTS (CPEM 2018), 2018,
  • [28] Testing 3D Chips Containing Through-Silicon Vias
    Marinissen, Erik Jan
    Zorian, Yervant
    ITC: 2009 INTERNATIONAL TEST CONFERENCE, 2009, : 569 - +
  • [29] 3D CHIP INTEGRATION WITH THROUGH SILICON-VIAS (TSVs)
    Birla, Shilpi
    Shukla, Neeraj Kr.
    Singh, R. K.
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON ADVANCED COMPUTER THEORY AND ENGINEERING (ICACTE 2009), VOLS 1 AND 2, 2009, : 1175 - 1180
  • [30] Through-Silicon Vias and 3D Inductors for RF Applications
    Ebefors, Thorbjorn
    Oberhammer, Joachim
    MICROWAVE JOURNAL, 2014, 57 (02) : 80 - +