Electrical and Mechanical Properties of Through-Silicon Vias and Bonding Layers in Stacked Wafers for 3D Integrated Circuits

被引:0
|
作者
Sung-Hwan Hwang
Byoung-Joon Kim
Ho-Young Lee
Young-Chang Joo
机构
[1] Seoul National University,Department of Materials Science & Engineering
来源
关键词
Through-silicon via; 3D integrated circuits; thermal stress; keep-away zone; finite-element analysis;
D O I
暂无
中图分类号
学科分类号
摘要
Thermal stress issues in a three-dimensional (3D) stacked wafer system were examined using finite-element analysis of the stacked wafers. This paper elucidates the effects of the bonding dimensions on mechanical failure and the keep-away zone, where devices cannot be located because of the stress in the Si. The key factors in decreasing the thermal strain were the bonding diameter and thickness. When the bonding diameter decreased from 40 μm to 12 μm, the equivalent strain decreased by 83%. It is noteworthy that the keep-away zone also decreased from 17 μm to zero when the bonding diameter decreased from 40 μm to 12 μm. When the bonding thickness doubled, the equivalent strain decreased by 44%. The effects of the dimensions and arrangement of through-silicon vias (TSV) were also analyzed. Small TSV diameter and pitch are important to decrease the equivalent strain, especially when the amount of Cu per unit volume is fixed. When the TSV diameter and pitch decreased fourfold, the equivalent strain decreased by 70%. The effects of TSV height and the number of die stacks were not significant, because the underfill acted as a buffer against thermal strain.
引用
收藏
页码:232 / 240
页数:8
相关论文
共 50 条
  • [1] Electrical and Mechanical Properties of Through-Silicon Vias and Bonding Layers in Stacked Wafers for 3D Integrated Circuits
    Hwang, Sung-Hwan
    Kim, Byoung-Joon
    Lee, Ho-Young
    Joo, Young-Chang
    JOURNAL OF ELECTRONIC MATERIALS, 2012, 41 (02) : 232 - 240
  • [2] Electrical modeling and characterization of through-silicon vias (TSVs) for 3-D integrated circuits
    Savidis, Ioannis
    Alam, Syed M.
    Jain, Ankur
    Pozder, Scott
    Jones, Robert E.
    Chatterjee, Ritwik
    MICROELECTRONICS JOURNAL, 2010, 41 (01) : 9 - 16
  • [3] Clock Mesh Network Design with Through-Silicon Vias in 3D Integrated Circuits
    Cho, Kyungin
    Jang, Cheoljon
    Chong, Jong-wha
    ETRI JOURNAL, 2014, 36 (06) : 931 - 941
  • [4] Nano - Microscale Electrical Characterization of Copper Thru Silicon Vias in 3D Stacked Integrated Circuits
    Allal, Djamel
    Delvallee, Alexandra
    Moran, Jose
    Khan, Mohammad Saif
    Piquemal, Francois
    2018 CONFERENCE ON PRECISION ELECTROMAGNETIC MEASUREMENTS (CPEM 2018), 2018,
  • [5] Effects of Copper Plasticity on the Induction of Stress in Silicon from Copper Through-Silicon Vias (TSVs) for 3D Integrated Circuits
    Backes, Benjamin
    McDonough, Colin
    Smith, Larry
    Wang, Wei
    Geer, Robert E.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (01): : 53 - 62
  • [6] Effects of Copper Plasticity on the Induction of Stress in Silicon from Copper Through-Silicon Vias (TSVs) for 3D Integrated Circuits
    Benjamin Backes
    Colin McDonough
    Larry Smith
    Wei Wang
    Robert E. Geer
    Journal of Electronic Testing, 2012, 28 : 53 - 62
  • [7] Electrical Characterization Method to Study Barrier Integrity in 3D Through-Silicon Vias
    Li, Y. -L.
    Velenis, D.
    Kauerauf, T.
    Stucchi, M.
    Civale, Y.
    Redolfi, A.
    Croes, K.
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 304 - 308
  • [8] Novel through-silicon vias for enhanced signal integrity in 3D integrated systems
    方孺牛
    孙新
    缪旻
    金玉丰
    Journal of Semiconductors, 2016, 37 (10) : 97 - 102
  • [9] Novel through-silicon vias for enhanced signal integrity in 3D integrated systems
    Fang Runiu
    Sun Xin
    Miao Min
    Jin Yufeng
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (10)
  • [10] Testing 3D Chips Containing Through-Silicon Vias
    Marinissen, Erik Jan
    Zorian, Yervant
    ITC: 2009 INTERNATIONAL TEST CONFERENCE, 2009, : 569 - +