Effects of Copper Plasticity on the Induction of Stress in Silicon from Copper Through-Silicon Vias (TSVs) for 3D Integrated Circuits

被引:0
|
作者
Benjamin Backes
Colin McDonough
Larry Smith
Wei Wang
Robert E. Geer
机构
[1] University at Albany,College of Nanoscale Science and Engineering
[2] SEMATECH,undefined
来源
关键词
Thermo-mechanical modeling; Through-silicon via; TSV; TSV array; Elasto-plastic copper; Residual stress; Stress superposition; Keep-out zone;
D O I
暂无
中图分类号
学科分类号
摘要
Finite element modeling (FEM) has been undertaken to characterize the effect of copper (Cu) elasto-plastic behavior on the induction of stress in 3D crystalline silicon (Si) systems incorporating Cu through-silicon vias (TSVs). Using a linear isotropic hardening model, simulations of thermal annealing cycles in Cu TSVs indicate that, for sufficient anneal temperatures, plastic yield within the Cu leads to substantial residual stress in the neighboring Si following cool-down. Simulated Si stress profiles of annealed isolated TSVs agreed with experimental Raman microscopy measurements of post-anneal stress profiles in Si near isolated 5 × 25 μm cylindrical TSVs on a 300 mm Si wafer. Simulations were expanded to investigate the impact of Cu plasticity (yield stress and tangent modulus) on the residual stress profile in Si near isolated TSVs and linear TSV arrays. The results show that the magnitude and extent of the TSV-induced stress field in Si is a non-monotonic function of Cu yield stress. Moreover, the tensile or compressive nature of TSV-induced stress within and outside linear TSV arrays is also a strong function of the Cu yield stress. The simulated impact of Cu tangent modulus on TSV-induced stress in Si is less substantial. The implications of these results for TSV layout with respect to active device placement in a 3D system are discussed.
引用
收藏
页码:53 / 62
页数:9
相关论文
共 50 条
  • [1] Effects of Copper Plasticity on the Induction of Stress in Silicon from Copper Through-Silicon Vias (TSVs) for 3D Integrated Circuits
    Backes, Benjamin
    McDonough, Colin
    Smith, Larry
    Wang, Wei
    Geer, Robert E.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (01): : 53 - 62
  • [2] Electrical modeling and characterization of through-silicon vias (TSVs) for 3-D integrated circuits
    Savidis, Ioannis
    Alam, Syed M.
    Jain, Ankur
    Pozder, Scott
    Jones, Robert E.
    Chatterjee, Ritwik
    MICROELECTRONICS JOURNAL, 2010, 41 (01) : 9 - 16
  • [3] Effect of Scaling Copper Through-Silicon Vias on Stress and Reliability for 3D Interconnects
    Spinella, Laura
    Park, Miseok
    Im, Jang-Hi
    Ho, Paul
    Tamura, Nobumichi
    Jiang, Tengfei
    2016 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE / ADVANCED METALLIZATION CONFERENCE (IITC/AMC), 2016, : 80 - 82
  • [4] Effect of External Factors on Copper Filling in 3D Integrated Through-Silicon-Vias (TSVs)
    Zhang, Yazhou
    Ding, Guifu
    Wang, Hong
    Cheng, Ping
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2015, 162 (09) : D427 - D434
  • [5] Copper Anisotropy Effects in Three-Dimensional Integrated Circuits Using Through-Silicon Vias
    Karmarkar, Aditya P.
    Xu, Xiaopeng
    Yeap, Kong-Boon
    Zschech, Ehrenfried
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2012, 12 (02) : 225 - 232
  • [6] Modeling and Characterization of Polymer-embedded Through-Silicon Vias (TSVs) in 3-D Integrated Circuits
    Qu, Chenbing
    Zhu, Zhangming
    Yang, Yintang
    Ding, Ruixue
    Liu, Xiaoxian
    Lu, Qijun
    Yin, Xiangkun
    2017 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2017,
  • [7] Compact Modelling of Through-Silicon Vias (TSVs) in Three-Dimensional (3-D) Integrated Circuits
    Weerasekera, Roshan
    Grange, Matt
    Pamunuwa, Dinesh
    Tenhunen, Hannu
    Zheng, Li-Rong
    2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 322 - +
  • [8] Clock Mesh Network Design with Through-Silicon Vias in 3D Integrated Circuits
    Cho, Kyungin
    Jang, Cheoljon
    Chong, Jong-wha
    ETRI JOURNAL, 2014, 36 (06) : 931 - 941
  • [9] Susceptibility Evaluation of 3D Integrated Static Random Access Memory with Through-Silicon Vias (TSVs)
    Cao, Xue-Bing
    Xiao, Li-Yi
    Zhang, Rong-Sheng
    Li, Jia-Qiang
    Li, Hong-Chen
    Wang, Jin-Xiang
    17TH IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT 2019), 2019,
  • [10] Optimization of innovative approaches to the shortening of filling times in 3D integrated through-silicon vias (TSVs)
    Zhang, Yazhou
    Ding, Guifu
    Wang, Hong
    Cheng, Ping
    Liu, Rui
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2015, 25 (04)