Electrical and Mechanical Properties of Through-Silicon Vias and Bonding Layers in Stacked Wafers for 3D Integrated Circuits

被引:0
|
作者
Sung-Hwan Hwang
Byoung-Joon Kim
Ho-Young Lee
Young-Chang Joo
机构
[1] Seoul National University,Department of Materials Science & Engineering
来源
关键词
Through-silicon via; 3D integrated circuits; thermal stress; keep-away zone; finite-element analysis;
D O I
暂无
中图分类号
学科分类号
摘要
Thermal stress issues in a three-dimensional (3D) stacked wafer system were examined using finite-element analysis of the stacked wafers. This paper elucidates the effects of the bonding dimensions on mechanical failure and the keep-away zone, where devices cannot be located because of the stress in the Si. The key factors in decreasing the thermal strain were the bonding diameter and thickness. When the bonding diameter decreased from 40 μm to 12 μm, the equivalent strain decreased by 83%. It is noteworthy that the keep-away zone also decreased from 17 μm to zero when the bonding diameter decreased from 40 μm to 12 μm. When the bonding thickness doubled, the equivalent strain decreased by 44%. The effects of the dimensions and arrangement of through-silicon vias (TSV) were also analyzed. Small TSV diameter and pitch are important to decrease the equivalent strain, especially when the amount of Cu per unit volume is fixed. When the TSV diameter and pitch decreased fourfold, the equivalent strain decreased by 70%. The effects of TSV height and the number of die stacks were not significant, because the underfill acted as a buffer against thermal strain.
引用
收藏
页码:232 / 240
页数:8
相关论文
共 50 条
  • [31] Cluster-error correction for through-silicon vias in 3D ICs
    Huang, Tsung-Chu
    ELECTRONICS LETTERS, 2015, 51 (03) : 289 - 290
  • [32] Modeling and Measurement of 3D Solenoid Inductor Based on Through-Silicon Vias
    YIN Xiangkun
    WANG Fengjuan
    ZHU Zhangming
    Vasilis F.Pavlidis
    LIU Xiaoxian
    LU Qijun
    LIU Yang
    YANG Yintang
    Chinese Journal of Electronics, 2023, 32 (02) : 365 - 374
  • [33] Modeling and Measurement of 3D Solenoid Inductor Based on Through-Silicon Vias
    Yin, Xiangkun
    Wang, Fengjuan
    Zhu, Zhangming
    Pavlidis, Vasilis F.
    Liu, Xiaoxian
    Lu, Qijun
    Liu, Yang
    Yang, Yintang
    CHINESE JOURNAL OF ELECTRONICS, 2023, 32 (02) : 365 - 374
  • [34] Thermal and Electrical Properties of BCB-Liner Through-Silicon Vias
    Huang, Cui
    Pan, Liyang
    Liu, Ran
    Wang, Zheyao
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2014, 4 (12): : 1936 - 1946
  • [35] Integrated Process for Defect-Free Copper Plating and Chemical-Mechanical Polishing of Through-Silicon Vias for 3D Interconnects
    Malta, Dean
    Gregory, Christopher
    Temple, Dorota
    Knutson, Trevor
    Wang, Chen
    Richardson, Thomas
    Zhang, Yun
    Rhoades, Robert
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1769 - 1775
  • [36] Electrical Characterization of 3D Through-Silicon-Vias
    Liu, F.
    Gu, X.
    Jenkins, K. A.
    Cartier, E. A.
    Liu, Y.
    Song, P.
    Koester, S. J.
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1100 - 1105
  • [37] Fabrication and Electrical Characterization of High Aspect Ratio Through-Silicon Vias with Polyimide Liner for 3D Integration
    Chen, Xuyan
    Chen, Zhiming
    Xiao, Lei
    Hao, Yigang
    Wang, Han
    Ding, Yingtao
    Zhang, Ziyue
    MICROMACHINES, 2022, 13 (07)
  • [38] THERMAL MANAGEMENT OF THE THROUGH SILICON VIAS IN 3-D INTEGRATED CIRCUITS
    Wang, Kang-Jia
    Hua, Chu-Xia
    Sun, Hong-Chang
    THERMAL SCIENCE, 2019, 23 (04): : 2157 - 2162
  • [39] Accurate Depth Control of Through-Silicon Vias by Substrate Integrated Etch Stop Layers
    Wietstruck, M.
    Marschmeyer, S.
    Lisker, M.
    Krueger, A.
    Wolansky, D.
    Kulse, P.
    Goeritz, A.
    Inac, M.
    Voss, T.
    Mai, A.
    Kaynak, M.
    2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 53 - 60
  • [40] Effect of Scaling Copper Through-Silicon Vias on Stress and Reliability for 3D Interconnects
    Spinella, Laura
    Park, Miseok
    Im, Jang-Hi
    Ho, Paul
    Tamura, Nobumichi
    Jiang, Tengfei
    2016 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE / ADVANCED METALLIZATION CONFERENCE (IITC/AMC), 2016, : 80 - 82