共 50 条
- [31] A reconfigurable routing algorithm for a fault-tolerant 2D-Mesh Network-on-Chip [J]. 2008 45TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 441 - +
- [32] Power and Area Evaluation of a Fault-Tolerant Network-on-Chip [J]. 2017 30TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2017, : 190 - 195
- [33] Fault-Tolerant Application-Specific Network-on-Chip [J]. WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, WCECS 2011, VOL II, 2011, : 734 - 738
- [34] Fault-Tolerant Application Specific Network-on-Chip Design [J]. 2017 7TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED), 2017,
- [35] Fault-Tolerant Assessment and Enhancement in the Reconfigurable Network-on-Chip [J]. 2012 16TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS), 2012, : 109 - 114
- [36] Throughput Considerations of Fault-Tolerant Routing in Network-on-Chip [J]. CONTEMPORARY COMPUTING, PROCEEDINGS, 2009, 40 : 81 - 92
- [39] A Region-based Fault-Tolerant Routing Algorithmfor 2D Irregular Mesh Network-on-Chip [J]. Journal of Electronic Testing, 2013, 29 : 415 - 429
- [40] A Region-based Fault-Tolerant Routing Algorithmfor 2D Irregular Mesh Network-on-Chip [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2013, 29 (03): : 415 - 429