A fault-tolerant hierarchical hybrid mesh-based wireless network-on-chip architecture for multicore platforms

被引:0
|
作者
Abbas Dehghani
Kamal Jamshidi
机构
[1] University of Isfahan,Department of Computer Engineering
来源
关键词
Network on chip; Wireless interconnections; Permanent faults; Fault-tolerance; Multicore systems;
D O I
暂无
中图分类号
学科分类号
摘要
Wireless network on chip (WNoC) is a promising new solution for overcoming the constraints in the traditional electrical interconnections. However, the occurrence of faults has become more prevalent because of the continuous shrinkage of CMOS technology and integration of wireless technology in such complex circuits. This can lead to formation of faulty regions on chip, where the probability of the entire system failure increases in a significant manner. This issue is not addressed in the previous works on WNoC systems. In this article, a fault-tolerant hierarchical hybrid WNoC architecture is proposed. First, an innovative strategy is proposed for solving the problem of fault-tolerant wireless routers placement in standard mesh networks inspired by node-disjoint communication structures. Next, efficient fault-tolerant communication protocols are presented for applying this structure. The experimental results demonstrate the robustness of this proposed architecture in the presence of various fault regions under different traffic patterns.
引用
收藏
页码:3116 / 3148
页数:32
相关论文
共 50 条
  • [31] A reconfigurable routing algorithm for a fault-tolerant 2D-Mesh Network-on-Chip
    Zhang, Zhen
    Greiner, Alain
    Taktak, Sami
    [J]. 2008 45TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 441 - +
  • [32] Power and Area Evaluation of a Fault-Tolerant Network-on-Chip
    Kadeed, Thawra
    Rambo, Eberle A.
    Ernst, Rolf
    [J]. 2017 30TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2017, : 190 - 195
  • [33] Fault-Tolerant Application-Specific Network-on-Chip
    Koupaei, Fathollah Karimi
    Khademzadeh, Ahmad
    Janidarmian, Majid
    [J]. WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, WCECS 2011, VOL II, 2011, : 734 - 738
  • [34] Fault-Tolerant Application Specific Network-on-Chip Design
    Shah, Parth
    Kanniganti, Abhishek
    Soumya, J.
    [J]. 2017 7TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED), 2017,
  • [35] Fault-Tolerant Assessment and Enhancement in the Reconfigurable Network-on-Chip
    Salamat, Ronak
    Zarandi, Hamid Reza
    [J]. 2012 16TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS), 2012, : 109 - 114
  • [36] Throughput Considerations of Fault-Tolerant Routing in Network-on-Chip
    Rezazadeh, Arshin
    Fathy, Mahmood
    [J]. CONTEMPORARY COMPUTING, PROCEEDINGS, 2009, 40 : 81 - 92
  • [37] A reconfigurable and adaptive routing method for fault-tolerant mesh-based networks-on-chip
    Valinataj, Mojtaba
    Mohammadi, Siamak
    Plosila, Juha
    Liljeberg, Pasi
    Tenhunen, Hannu
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2011, 65 (07) : 630 - 640
  • [38] Scalable Hybrid Wireless Network-on-Chip Architectures for Multicore Systems
    Ganguly, Amlan
    Chang, Kevin
    Deb, Sujay
    Pande, Partha Pratim
    Belzer, Benjamin
    Teuscher, Christof
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2011, 60 (10) : 1485 - 1502
  • [39] A Region-based Fault-Tolerant Routing Algorithmfor 2D Irregular Mesh Network-on-Chip
    Yusuke Fukushima
    Masaru Fukushi
    Ikuko Eguchi Yairi
    [J]. Journal of Electronic Testing, 2013, 29 : 415 - 429
  • [40] A Region-based Fault-Tolerant Routing Algorithmfor 2D Irregular Mesh Network-on-Chip
    Fukushima, Yusuke
    Fukushi, Masaru
    Yairi, Ikuko Eguchi
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2013, 29 (03): : 415 - 429