A Highly Parallel Joint VLSI Architecture for Transforms in H.264/AVC

被引:0
|
作者
Yu Li
Yun He
Shunliang Mei
机构
[1] Tsinghua University,Department of Electronic Engineering
来源
关键词
adaptive block-size transforms; H.264/AVC; Very Large-Scale Integration (VLSI) design;
D O I
暂无
中图分类号
学科分类号
摘要
In H.264/AVC, the concept of adapting the transform size to the block size of motion-compensated prediction residue has proven to be an important coding tool. This paper presents highly parallel joint circuit architecture for 8 × 8 and 4 × 4 adaptive block-size transforms in H.264/AVC. By decomposing the 8 × 8 transform to basic 4 × 4 transforms, a unified architecture is designed for both 8 × 8 and 4 × 4 transform and the transform data-path can be efficiently reused for six kinds of transforms. i.e., 8 × 8 forward, 8 × 8 inverse, 4 × 4 forward, 4 × 4 inverse, forward-Hadamard, inverse-Hadamard transforms. Linear shift mapping is applied on the memory buffer to support parallel access both in row and column directions which eliminates the need for a transpose circuit. For reusable and configurable transform data-path, a multiple-stage pipeline is designed to reduce the critical path length and increase throughput. The design is implemented under UMC 0.18 um technology at 200 MHz with 13.651 K logic gates, which can support 1,920 × 1,088 30 fps H.264/AVC HDTV decoder.
引用
收藏
页码:19 / 32
页数:13
相关论文
共 50 条
  • [41] Analysis, fast algorithm, and VLSI architecture design for H.264/AVC intra frame coder
    Huang, YW
    Hsieh, BY
    Chen, TC
    Chen, LG
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2005, 15 (03) : 378 - 401
  • [42] Scalable VLSI architecture for variable block size integer motion estimation in H.264/AVC
    Song, Y
    Liu, ZY
    Goto, S
    Ikenaga, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2006, E89A (04) : 979 - 988
  • [43] A High Throughput VLSI Design with Hybrid Memory Architecture for H.264/AVC CABAC Decoder
    Liao, Yuan-Hsin
    Li, Gwo-Long
    Chang, Tian-Sheuan
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 2007 - 2010
  • [44] Level D data reuse integer motion estimation VLSI architecture for H.264/AVC
    Zheng, Zhao-Qing
    Sang, Hong-Shi
    Huang, Wei-Feng
    Shen, Xu-Bang
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2007, 35 (10): : 1921 - 1926
  • [45] High throughput architecture for forward transforms module of H.264/AVC video coding standard
    Porto, Roger
    Porto, Marcelo
    Bampi, Sergio
    Agostini, Luciano
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 150 - +
  • [46] An Adaptive Motion Estimation Architecture for H.264/AVC
    Yang Song
    Ali Akoglu
    Journal of Signal Processing Systems, 2013, 73 : 161 - 179
  • [47] An Adaptive Motion Estimation Architecture for H.264/AVC
    Song, Yang
    Akoglu, Ali
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2013, 73 (02): : 161 - 179
  • [48] An Efficient Parallel Algorithm for H.264/AVC Encoder
    Sun, Shuwei
    Chen, Shuming
    PDCAT 2008: NINTH INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED COMPUTING, APPLICATIONS AND TECHNOLOGIES, PROCEEDINGS, 2008, : 66 - 69
  • [49] An RNS based transform Architecture for H.264/AVC
    Are, Raghunath Babu
    Rajan, K.
    2008 IEEE REGION 10 CONFERENCE: TENCON 2008, VOLS 1-4, 2008, : 1743 - +
  • [50] Window architecture for deblocking filter in H.264/AVC
    Chen, Chung-Ming
    Chen, Chung-Ho
    INTERNATIONAL JOURNAL OF INNOVATIVE COMPUTING INFORMATION AND CONTROL, 2007, 3 (6B): : 1677 - 1695