A Highly Parallel Joint VLSI Architecture for Transforms in H.264/AVC

被引:0
|
作者
Yu Li
Yun He
Shunliang Mei
机构
[1] Tsinghua University,Department of Electronic Engineering
来源
关键词
adaptive block-size transforms; H.264/AVC; Very Large-Scale Integration (VLSI) design;
D O I
暂无
中图分类号
学科分类号
摘要
In H.264/AVC, the concept of adapting the transform size to the block size of motion-compensated prediction residue has proven to be an important coding tool. This paper presents highly parallel joint circuit architecture for 8 × 8 and 4 × 4 adaptive block-size transforms in H.264/AVC. By decomposing the 8 × 8 transform to basic 4 × 4 transforms, a unified architecture is designed for both 8 × 8 and 4 × 4 transform and the transform data-path can be efficiently reused for six kinds of transforms. i.e., 8 × 8 forward, 8 × 8 inverse, 4 × 4 forward, 4 × 4 inverse, forward-Hadamard, inverse-Hadamard transforms. Linear shift mapping is applied on the memory buffer to support parallel access both in row and column directions which eliminates the need for a transpose circuit. For reusable and configurable transform data-path, a multiple-stage pipeline is designed to reduce the critical path length and increase throughput. The design is implemented under UMC 0.18 um technology at 200 MHz with 13.651 K logic gates, which can support 1,920 × 1,088 30 fps H.264/AVC HDTV decoder.
引用
收藏
页码:19 / 32
页数:13
相关论文
共 50 条
  • [21] A novel VLSI architecture for VBSME in MPEG-4 AVC/H.264
    Wei, C
    Gang, MZ
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1794 - 1797
  • [22] Reconfigurable VLSI architecture for VBSME in MPEG-4 AVC/H.264
    Wei, C
    Gang, MZ
    2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 326 - 329
  • [23] An Efficient Parallel Architecture for H.264/AVC Fractional Motion Estimation
    Zhao, Zhuo
    Liang, Ping
    INTELLIGENT INTERACTIVE MULTIMEDIA SYSTEMS AND SERVICES (IIMSS 2011), 2011, 11 : 133 - 141
  • [24] High-Performance VLSI Architecture of H.264/AVC CAVLD by Parallel Run before Estimation Algorithm
    Bae, Jongwoo
    Cho, Jinsoo
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2013, 29 (03) : 595 - 605
  • [25] The VLSI implementation of intra prediction in H.264/AVC
    Department of Microelectronics, Peking University, Beijing 100871, China
    不详
    Beijing Daxue Xuebao Ziran Kexue Ban, 2008, 1 (44-48):
  • [26] Realizing high throughput transforms of H.264/AVC
    Li, Jianjun
    Ahamdi, M.
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 840 - 843
  • [27] Fractional full-search motion estimation VLSI architecture for H.264/AVC
    Ou, Chien-Min
    Roan, Huang-Chun
    Hwang, Wen-Jyi
    ADVANCES IN IMAGE AND VIDEO TECHNOLOGY, PROCEEDINGS, 2006, 4319 : 861 - +
  • [28] High throughput FPGA based architecture for H.264/AVC inverse transforms and quantization
    Agostini, Luciano
    Porto, Marcelo
    Guentzel, Jose Luis
    Porto, Roger
    Bampi, Sergio
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS,, 2006, : 281 - +
  • [29] A Flexible Architecture for the Computation of Direct and Inverse Transforms in H.264/AVC Video Codecs
    Dias, T.
    Lopez, S.
    Roma, N.
    Sousa, L.
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2011, 57 (02) : 936 - 944
  • [30] An Efficient VLSI Architecture for Transform-Based Intra Prediction in H.264/AVC
    Lin, Heng-Yao
    Wu, Kuan-Hsien
    Liu, Bin-Da
    Yang, Jar-Ferr
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2010, 20 (06) : 894 - 906