A Highly Parallel Joint VLSI Architecture for Transforms in H.264/AVC

被引:0
|
作者
Yu Li
Yun He
Shunliang Mei
机构
[1] Tsinghua University,Department of Electronic Engineering
来源
关键词
adaptive block-size transforms; H.264/AVC; Very Large-Scale Integration (VLSI) design;
D O I
暂无
中图分类号
学科分类号
摘要
In H.264/AVC, the concept of adapting the transform size to the block size of motion-compensated prediction residue has proven to be an important coding tool. This paper presents highly parallel joint circuit architecture for 8 × 8 and 4 × 4 adaptive block-size transforms in H.264/AVC. By decomposing the 8 × 8 transform to basic 4 × 4 transforms, a unified architecture is designed for both 8 × 8 and 4 × 4 transform and the transform data-path can be efficiently reused for six kinds of transforms. i.e., 8 × 8 forward, 8 × 8 inverse, 4 × 4 forward, 4 × 4 inverse, forward-Hadamard, inverse-Hadamard transforms. Linear shift mapping is applied on the memory buffer to support parallel access both in row and column directions which eliminates the need for a transpose circuit. For reusable and configurable transform data-path, a multiple-stage pipeline is designed to reduce the critical path length and increase throughput. The design is implemented under UMC 0.18 um technology at 200 MHz with 13.651 K logic gates, which can support 1,920 × 1,088 30 fps H.264/AVC HDTV decoder.
引用
收藏
页码:19 / 32
页数:13
相关论文
共 50 条
  • [31] Low Complexity and High Throughput VLSI Architecture for AVC/H.264 CAVLC Decoding
    Lee, Gwo Giun
    Lo, Chia-Cheng
    Chen, Yuan-Ching
    Lei, Sheau-Fang
    Lin, He-Yuan
    Wang, Ming-Jiun
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1229 - 1232
  • [32] Low-cost VLSI architecture design for forward quantization of H.264/AVC
    Ruiz, G. A.
    Michell, J. A.
    VLSI CIRCUITS AND SYSTEMS III, 2007, 6590
  • [33] An optimal Transform Architecture for H.264/AVC
    Prasoon, A. K.
    Rajan, K.
    2009 INTERNATIONAL CONFERENCE ON MULTIMEDIA, SIGNAL PROCESSING AND COMMUNICATION TECHNOLOGIES, 2009, : 24 - +
  • [34] Vlsi implementation of an entropy encoder for H.264/AVC baseline
    Lu, WeiJun
    Li, Ying
    Yu, DunShan
    Zhang, Xing
    ICIEA 2008: 3RD IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, PROCEEDINGS, VOLS 1-3, 2008, : 1422 - 1425
  • [35] An efficient VLSI implementation of H.264/AVC entropy decoder
    Jongsik PARK
    Jeonhak MOON
    Seongsoo LEE
    Journal of Measurement Science and Instrumentation, 2010, 1(S1) (S1) : 143 - 146
  • [36] Efficient H.264/AVC Video Coding with Adaptive Transforms
    Wang, Miaohui
    Ngan, King Ngi
    Xu, Long
    IEEE TRANSACTIONS ON MULTIMEDIA, 2014, 16 (04) : 933 - 946
  • [37] Variable block-size transforms for H.264/AVC
    Wien, M
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2003, 13 (07) : 604 - 613
  • [38] High-efficiency VLSI architecture design for motion-estimation in H.264/AVC
    Hsu, Chun-Lung
    Ho, Mean-Hom
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2007, E90A (12) : 2818 - 2825
  • [39] A novel cost-effective and programmable VLSI architecture of CAVLC decoder for H.264/AVC
    Qu, Yanmei
    He, Yun
    Me, Shunliang
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 50 (01): : 41 - 51
  • [40] A Novel Cost-Effective and Programmable VLSI Architecture of CAVLC Decoder for H.264/AVC
    Yanmei Qu
    Yun He
    Shunliang Mei
    Journal of Signal Processing Systems, 2008, 50 : 41 - 51