An RNS based transform Architecture for H.264/AVC

被引:0
|
作者
Are, Raghunath Babu [1 ]
Rajan, K. [2 ]
机构
[1] Indian Inst Sci, Dept Instrumentat, Bangalore, Karnataka, India
[2] Indian Inst Sci, Dept Phys, Bangalore, Karnataka, India
来源
2008 IEEE REGION 10 CONFERENCE: TENCON 2008, VOLS 1-4 | 2008年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the architecture and the VHDL design of an integer 2-D DCT used in the H.264/AVC. The 2-D DCT computation is performed by exploiting it's orthogonality and separability property. The symmetry of the forward and inverse transform is used in this implementation. To reduce the computation overhead for the addition, subtraction and multiplication operations, we analyze the suitability of carry-free position independent residue number system (RNS) for the implementation of 2-D DCT. The implementation has been carried out in VHDL for Altera FPGA. We used the negative number representation in RNS, bit width analysis of the transforms and dedicated registers present in the Logic element of the FPGA to optimize the area. The complexity and efficiency analysis show that the proposed architecture could provide higher through-put.
引用
收藏
页码:1743 / +
页数:2
相关论文
共 50 条
  • [1] An optimal Transform Architecture for H.264/AVC
    Prasoon, A. K.
    Rajan, K.
    2009 INTERNATIONAL CONFERENCE ON MULTIMEDIA, SIGNAL PROCESSING AND COMMUNICATION TECHNOLOGIES, 2009, : 24 - +
  • [2] An Efficient VLSI Architecture for Transform-Based Intra Prediction in H.264/AVC
    Lin, Heng-Yao
    Wu, Kuan-Hsien
    Liu, Bin-Da
    Yang, Jar-Ferr
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2010, 20 (06) : 894 - 906
  • [3] A Fast Intra Prediction Based on Haar Transform in H.264/AVC
    Yen, Shwu-Huey
    Lin, Meng-Ju
    Hwang, Shin-Jia
    Li, Tai-Kuang
    JCPC: 2009 JOINT CONFERENCE ON PERVASIVE COMPUTING, 2009, : 161 - 165
  • [4] Alternative transform for residual blocks in H.264/AVC
    Lim, Sung-Chang
    Kim, Dae-Yeon
    Lee, Yung-Lyul
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (08) : 2272 - 2276
  • [5] An implementation of intra prediction with transform for H.264/AVC
    Lee, Eunchong
    Yoo, Jeongwoo
    Ye, Sangwoo
    Hong, Youpyo
    IEICE ELECTRONICS EXPRESS, 2013, 10 (15):
  • [6] Architecture for area-efficient 2-D transform in H.264/AVC
    Kuo, YT
    Lin, TY
    Liu, CW
    Jen, CW
    2005 IEEE International Conference on Multimedia and Expo (ICME), Vols 1 and 2, 2005, : 1127 - 1130
  • [7] Efficient hardware architecture for motion estimation based on AVC/H.264
    Department of Computer Science and Engineering, Harbin Institute of Technology, Harbin 150001, China
    Gaojishu Tongxin, 2006, 10 (1001-1005):
  • [8] UMHexagonS algorithm based motion estimation architecture for H.264/AVC
    Rahman, CA
    Badawy, W
    Fifth International Workshop on System-on-Chip for Real-Time Applications, Proceedings, 2005, : 207 - 210
  • [9] An Adaptive Motion Estimation Architecture for H.264/AVC
    Yang Song
    Ali Akoglu
    Journal of Signal Processing Systems, 2013, 73 : 161 - 179
  • [10] An Adaptive Motion Estimation Architecture for H.264/AVC
    Song, Yang
    Akoglu, Ali
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2013, 73 (02): : 161 - 179