Energy efficient hybrid full adder design for digital signal processing in nanoelectronics

被引:0
|
作者
MohammadReza Taheri
Nasim Shafiee
Fazel Sharifi
Mohammad Hossein Moaiyeri
Keivan Navi
Nader Bagherzadeh
机构
[1] Shahid Beheshti University,Faculty of Computer Science and Engineering
[2] G. C.,Department of Electrical and Computer Engineering
[3] Graduate University of Advanced Technology,Faculty of Electrical Engineering
[4] Shahid Beheshti University,Department of Electrical Engineering and Computer Science
[5] G. C.,undefined
[6] University of California,undefined
关键词
Digital arithmetic; Digital signal processing; Nanoelectronics; Energy efficient;
D O I
暂无
中图分类号
学科分类号
摘要
In recent years, there has been a growing interest in energy efficient VLSI designs for portable devices. Full adder cell is one of the most widely used and important blocks of arithmetic units that are in many digital signal processors. The quest to reach low energy consumption, and high noise immunity in the nanoscale regime, directed this work for discovering a new low-power and noise immune full adder cell. In this paper, a full adder with an innovative hybrid structure of pass-transistor and complementary styles is proposed based on carbon nanotube field effect transistor (CNFET). CNFET as one of the alternative nanodevices is the most feasible option to replace MOSFET technology for production by the early 2020, from industry perspective. The proposed full adder as well as the most relevant state-of-the-art designs are evaluated for different parameters, such as delay, power dissipation, and energy consumption over two different test-bed scenarios. In the first scenario, full adder cells are compared for different operating conditions such as different operating frequency, load capacitors, and supply voltages. In the second scenario, full adder cells are embedded and evaluated in 4-operands carry save adder with the final ripple carry adder in 4 and 8 bit lengths. These evaluations have been carried out using Synopsis HSPICE and the Stanford CNFET model for the 16 nm technology node. The proposed full adder leads to the average energy consumption improvements of 37% and 43% in 4-bit and 8-bit structures, respectively, as compared to the other existing designs. Also simulation results indicated that the proposed design is more immune against noises compared to the other designs.
引用
收藏
页码:135 / 151
页数:16
相关论文
共 50 条
  • [1] Energy efficient hybrid full adder design for digital signal processing in nanoelectronics
    Taheri, MohammadReza
    Shafiee, Nasim
    Sharifi, Fazel
    Moaiyeri, Mohammad Hossein
    Navi, Keivan
    Bagherzadeh, Nader
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 109 (01) : 135 - 151
  • [2] Asynchronous Design of Energy Efficient Full Adder
    Kumar, A. Kishore
    Somasundareswari, D.
    Duraisamy, D.
    Sabarinathan, G.
    [J]. 2013 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS, 2013,
  • [3] An Energy Efficient and Fast Hybrid Full Adder Circuit
    Hussain, Md. Shahbaz
    Kandpal, Jyoti
    Malik, Aiman
    Hasan, Mohd
    [J]. 2022 5TH INTERNATIONAL CONFERENCE ON MULTIMEDIA, SIGNAL PROCESSING AND COMMUNICATION TECHNOLOGIES (IMPACT), 2022,
  • [4] A Novel Low-Complexity and Energy-Efficient Ternary Full Adder in Nanoelectronics
    Hosseini, Seied Ali
    Etezadi, Sajjad
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (03) : 1314 - 1332
  • [5] A Novel Low-Complexity and Energy-Efficient Ternary Full Adder in Nanoelectronics
    Seied Ali Hosseini
    Sajjad Etezadi
    [J]. Circuits, Systems, and Signal Processing, 2021, 40 : 1314 - 1332
  • [6] Ultra-Low Power Hybrid Full Adder Circuit for Digital Signal Processing and Biomedical Applications
    Singh, Anil
    Upadhyay, Rahul Mani
    Kumar, Manish
    [J]. JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2020, 15 (3-4): : 295 - 308
  • [7] An Energy-Efficient Quaternary Serial Adder for Nanoelectronics
    Sedighiani, Shima
    Kazemi, Arman
    [J]. 2018 IEEE 48TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2018), 2018, : 44 - 49
  • [8] A Novel Energy-Efficient Hybrid Full Adder Circuit
    Sharma, Trapti
    Kumre, Laxmi
    [J]. ADVANCES IN DATA AND INFORMATION SCIENCES, VOL 1, 2018, 38 : 105 - 114
  • [9] Signal aware energy efficient approach for low power full adder design with adiabatic logic
    Kumar, Dinesh
    Kumar, Manoj
    [J]. MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2022, 28 (02): : 587 - 599
  • [10] Signal aware energy efficient approach for low power full adder design with adiabatic logic
    Dinesh Kumar
    Manoj Kumar
    [J]. Microsystem Technologies, 2022, 28 : 587 - 599