A Novel Energy-Efficient Hybrid Full Adder Circuit

被引:0
|
作者
Sharma, Trapti [1 ]
Kumre, Laxmi [1 ]
机构
[1] Maulana Azad Natl Univ Technol, Dept ECE, Bhopal, India
关键词
Hybrid full adder; Low power; Energy efficient; VLSI design; CMOS; LOGIC; DESIGN; GDI;
D O I
10.1007/978-981-10-8360-0_10
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This article presents a novel energy-efficient hybrid one-bit full adder cell employing modified GDI logic and transmission gate logic. To analyze the performance of various circuits, simulations were carried out using Synopsys HSPICE tool taking 45-nm technology model. Full-swing differential XOR-XNOR circuits with restoration transistors are employed in order to realize a noise-resistant full adder circuit. The weak restoration transistors at the intermediate outputs of XOR-XNOR ensure the reduced static power dissipation together with the usage of low power transmission gates at the output side leads to overall reduction in power of the proposed circuit. Comprehensive experiment results illustrate the superiority of the proposed adder in terms of power-delay product (PDP) over the other existing designs with regard to the different simulation conditions such as supply power scaling, load, temperature, and frequency variations.
引用
收藏
页码:105 / 114
页数:10
相关论文
共 50 条
  • [1] An Energy Efficient and Fast Hybrid Full Adder Circuit
    Hussain, Md. Shahbaz
    Kandpal, Jyoti
    Malik, Aiman
    Hasan, Mohd
    2022 5TH INTERNATIONAL CONFERENCE ON MULTIMEDIA, SIGNAL PROCESSING AND COMMUNICATION TECHNOLOGIES (IMPACT), 2022,
  • [2] Energy-Efficient Hybrid Full Adder (EEHFA) for Arithmetic Applications
    Rajagopal, Thiruvengadam
    Chakrapani, Arvind
    NATIONAL ACADEMY SCIENCE LETTERS-INDIA, 2022, 45 (02): : 165 - 168
  • [3] Energy-Efficient Hybrid Full Adder (EEHFA) for Arithmetic Applications
    Thiruvengadam Rajagopal
    Arvind Chakrapani
    National Academy Science Letters, 2022, 45 : 165 - 168
  • [4] An Architecture for Energy-efficient Hybrid Full Adder and its CMOS Implementation
    Bagaan, Madhu
    Pandey, Jai Gopal
    Dhiman, Gaurav
    2017 CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGY (CICT), 2017,
  • [5] A novel energy-efficient and high speed full adder using CNTFET
    Mahani, Asma Torkzadeh
    Keshavarzian, Peiman
    MICROELECTRONICS JOURNAL, 2017, 61 : 79 - 88
  • [6] A Novel Low-Complexity and Energy-Efficient Ternary Full Adder in Nanoelectronics
    Hosseini, Seied Ali
    Etezadi, Sajjad
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (03) : 1314 - 1332
  • [7] A Novel Low-Complexity and Energy-Efficient Ternary Full Adder in Nanoelectronics
    Seied Ali Hosseini
    Sajjad Etezadi
    Circuits, Systems, and Signal Processing, 2021, 40 : 1314 - 1332
  • [8] Two New Energy-Efficient Full Adder designs
    Valashani, Majid Amini
    Mirzakuchaki, Sattar
    2016 24TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2016, : 655 - 660
  • [9] Design and analysis of a novel low-power and energy-efficient 18T hybrid full adder
    Amini-Valashani, Majid
    Ayat, Mehdi
    Mirzakuchaki, Sattar
    MICROELECTRONICS JOURNAL, 2018, 74 : 49 - 59
  • [10] An Energy-Efficient Full Adder Cell Using CNFET Technology
    Reshadinezhad, Mohammad Reza
    Moaiyeri, Mohammad Hossein
    Navi, Kaivan
    IEICE TRANSACTIONS ON ELECTRONICS, 2012, E95C (04): : 744 - 751