A Novel Energy-Efficient Hybrid Full Adder Circuit

被引:0
|
作者
Sharma, Trapti [1 ]
Kumre, Laxmi [1 ]
机构
[1] Maulana Azad Natl Univ Technol, Dept ECE, Bhopal, India
关键词
Hybrid full adder; Low power; Energy efficient; VLSI design; CMOS; LOGIC; DESIGN; GDI;
D O I
10.1007/978-981-10-8360-0_10
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This article presents a novel energy-efficient hybrid one-bit full adder cell employing modified GDI logic and transmission gate logic. To analyze the performance of various circuits, simulations were carried out using Synopsys HSPICE tool taking 45-nm technology model. Full-swing differential XOR-XNOR circuits with restoration transistors are employed in order to realize a noise-resistant full adder circuit. The weak restoration transistors at the intermediate outputs of XOR-XNOR ensure the reduced static power dissipation together with the usage of low power transmission gates at the output side leads to overall reduction in power of the proposed circuit. Comprehensive experiment results illustrate the superiority of the proposed adder in terms of power-delay product (PDP) over the other existing designs with regard to the different simulation conditions such as supply power scaling, load, temperature, and frequency variations.
引用
收藏
页码:105 / 114
页数:10
相关论文
共 50 条
  • [21] An Energy-Efficient Quaternary Serial Adder for Nanoelectronics
    Sedighiani, Shima
    Kazemi, Arman
    2018 IEEE 48TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2018), 2018, : 44 - 49
  • [22] Energy efficient hybrid full adder design for digital signal processing in nanoelectronics
    MohammadReza Taheri
    Nasim Shafiee
    Fazel Sharifi
    Mohammad Hossein Moaiyeri
    Keivan Navi
    Nader Bagherzadeh
    Analog Integrated Circuits and Signal Processing, 2021, 109 : 135 - 151
  • [23] Energy efficient hybrid full adder design for digital signal processing in nanoelectronics
    Taheri, MohammadReza
    Shafiee, Nasim
    Sharifi, Fazel
    Moaiyeri, Mohammad Hossein
    Navi, Keivan
    Bagherzadeh, Nader
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 109 (01) : 135 - 151
  • [24] Ultra-low-voltage GDI-based hybrid full adder design for area and energy-efficient computing systems
    Sanapala, Kishore
    Sakthivel, Ramachandran
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (04) : 465 - 470
  • [25] Energy efficient hybrid adder architecture
    Wimer, Shmuel
    Stanislavsky, Amnon
    INTEGRATION-THE VLSI JOURNAL, 2015, 48 : 109 - 115
  • [26] Asynchronous Design of Energy Efficient Full Adder
    Kumar, A. Kishore
    Somasundareswari, D.
    Duraisamy, D.
    Sabarinathan, G.
    2013 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS, 2013,
  • [27] A low-voltage and energy-efficient full adder cell based on carbon nanotube technology
    Keivan Navi
    Rabe’e Sharifi Rad
    Mohammad Hossein Moaiyeri
    Amir Momeni
    Nano-Micro Letters, 2010, 2 : 114 - 120
  • [28] Energy-Efficient and PVT-Tolerant CNFET-Based Ternary Full Adder Cell
    Sepehr Tabrizchi
    Fazel Sharifi
    Parisa Dehghani
    Circuits, Systems, and Signal Processing, 2021, 40 : 3523 - 3535
  • [29] A low-voltage and energy-efficient full adder cell based on carbon nanotube technology
    Navi, Keivan
    Rad, Rabe'e Sharifi
    Moaiyeri, Mohammad Hossein
    Momeni, Amir
    NANO-MICRO LETTERS, 2010, 2 (02) : 114 - 120
  • [30] A low-voltage and energy-efficient full adder cell based on carbon nanotube technology
    Keivan Navi
    Rabe’e Sharifi Rad
    Mohammad Hossein Moaiyeri
    Amir Momeni
    Nano-Micro Letters, 2010, (02) : 114 - 120