A Novel Energy-Efficient Hybrid Full Adder Circuit

被引:0
|
作者
Sharma, Trapti [1 ]
Kumre, Laxmi [1 ]
机构
[1] Maulana Azad Natl Univ Technol, Dept ECE, Bhopal, India
关键词
Hybrid full adder; Low power; Energy efficient; VLSI design; CMOS; LOGIC; DESIGN; GDI;
D O I
10.1007/978-981-10-8360-0_10
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This article presents a novel energy-efficient hybrid one-bit full adder cell employing modified GDI logic and transmission gate logic. To analyze the performance of various circuits, simulations were carried out using Synopsys HSPICE tool taking 45-nm technology model. Full-swing differential XOR-XNOR circuits with restoration transistors are employed in order to realize a noise-resistant full adder circuit. The weak restoration transistors at the intermediate outputs of XOR-XNOR ensure the reduced static power dissipation together with the usage of low power transmission gates at the output side leads to overall reduction in power of the proposed circuit. Comprehensive experiment results illustrate the superiority of the proposed adder in terms of power-delay product (PDP) over the other existing designs with regard to the different simulation conditions such as supply power scaling, load, temperature, and frequency variations.
引用
收藏
页码:105 / 114
页数:10
相关论文
共 50 条
  • [41] A Novel Hybrid Full Adder using 13 Transistors
    Jie, Lee Shing
    Ruslan, Siti Hawa Binti
    INTERNATIONAL JOURNAL OF INTEGRATED ENGINEERING, 2016, 8 (01): : 45 - 49
  • [42] Novel approach for the design of efficient full adder in MQCA
    Jaiswal, Vineet
    Sasamal, Trailokya Nath
    JOURNAL OF SUPERCOMPUTING, 2023, 79 (07): : 7900 - 7915
  • [43] Novel approach for the design of efficient full adder in MQCA
    Vineet Jaiswal
    Trailokya Nath Sasamal
    The Journal of Supercomputing, 2023, 79 : 7900 - 7915
  • [44] A novel efficient full adder–subtractor in QCA nanotechnology
    Saeid Zoka
    Mohammad Gholami
    International Nano Letters, 2019, 9 : 51 - 54
  • [45] A novel efficient coplanar QCA full adder and full subtractor design
    Laajimi, Radhouane
    Touil, Lamjed
    Bahar, Ali Newaz
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2023, 110 (08) : 1431 - 1446
  • [46] Design high speed and low power hybrid full adder circuit
    Lueangsongchai, Sathaporn
    Tooprakai, Siraphop
    2018 18TH INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES (ISCIT), 2018, : 22 - 25
  • [47] A comparison of adiabatic logic circuit techniques for an energy efficient 1-bit full adder design
    Gupta, A
    Ganesh, TS
    IETE JOURNAL OF RESEARCH, 2004, 50 (01) : 29 - 35
  • [48] Performance Enhancement of a Hybrid 1-bit Full Adder Circuit
    Chauhan, Sugandha
    Sharma, Tripti
    PROCEEDINGS OF THE FIRST IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, INTELLIGENT CONTROL AND ENERGY SYSTEMS (ICPEICES 2016), 2016,
  • [49] An Energy Efficient, Mismatch Tolerant Offset Compensating Hybrid MTJ/CMOS Magnetic Full Adder
    Shukla, Pratiksha
    Kumar, Pramod
    Misra, Prasanna Kumar
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (11) : 4548 - 4552
  • [50] Energy Efficient Low Power High Speed Full adder design using Hybrid Logic
    Theja, M. Nikhil
    Balakumaran, T.
    PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2016), 2016,