Energy efficient hybrid full adder design for digital signal processing in nanoelectronics

被引:0
|
作者
MohammadReza Taheri
Nasim Shafiee
Fazel Sharifi
Mohammad Hossein Moaiyeri
Keivan Navi
Nader Bagherzadeh
机构
[1] Shahid Beheshti University,Faculty of Computer Science and Engineering
[2] G. C.,Department of Electrical and Computer Engineering
[3] Graduate University of Advanced Technology,Faculty of Electrical Engineering
[4] Shahid Beheshti University,Department of Electrical Engineering and Computer Science
[5] G. C.,undefined
[6] University of California,undefined
关键词
Digital arithmetic; Digital signal processing; Nanoelectronics; Energy efficient;
D O I
暂无
中图分类号
学科分类号
摘要
In recent years, there has been a growing interest in energy efficient VLSI designs for portable devices. Full adder cell is one of the most widely used and important blocks of arithmetic units that are in many digital signal processors. The quest to reach low energy consumption, and high noise immunity in the nanoscale regime, directed this work for discovering a new low-power and noise immune full adder cell. In this paper, a full adder with an innovative hybrid structure of pass-transistor and complementary styles is proposed based on carbon nanotube field effect transistor (CNFET). CNFET as one of the alternative nanodevices is the most feasible option to replace MOSFET technology for production by the early 2020, from industry perspective. The proposed full adder as well as the most relevant state-of-the-art designs are evaluated for different parameters, such as delay, power dissipation, and energy consumption over two different test-bed scenarios. In the first scenario, full adder cells are compared for different operating conditions such as different operating frequency, load capacitors, and supply voltages. In the second scenario, full adder cells are embedded and evaluated in 4-operands carry save adder with the final ripple carry adder in 4 and 8 bit lengths. These evaluations have been carried out using Synopsis HSPICE and the Stanford CNFET model for the 16 nm technology node. The proposed full adder leads to the average energy consumption improvements of 37% and 43% in 4-bit and 8-bit structures, respectively, as compared to the other existing designs. Also simulation results indicated that the proposed design is more immune against noises compared to the other designs.
引用
收藏
页码:135 / 151
页数:16
相关论文
共 50 条
  • [31] Design of Low Power Multiplier with Energy Efficient Full Adder Using DPTAAL
    Kumar, A. Kishore
    Somasundareswari, D.
    Duraisamy, V.
    Pradeepa, T. Shunbaga
    VLSI DESIGN, 2013,
  • [32] Energy-Efficient Design of Hybrid MTJ/CMOS and MTJ/Nanoelectronics Circuits
    Thapliyal, Himanshu
    Sharifi, Fazel
    Kumar, S. Dinesh
    IEEE TRANSACTIONS ON MAGNETICS, 2018, 54 (07)
  • [33] An optimized embedded adder for digital signal processing applications
    Bharathan, Kala
    Ramachandran, Seshasayanan
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2016, 24 (06) : 5224 - 5237
  • [34] Design and analysis of a novel low-power and energy-efficient 18T hybrid full adder
    Amini-Valashani, Majid
    Ayat, Mehdi
    Mirzakuchaki, Sattar
    MICROELECTRONICS JOURNAL, 2018, 74 : 49 - 59
  • [35] Optimization of Hybrid CMOS Designs Using a New Energy Efficient 1 Bit Hybrid Full Adder
    Lakshmi, S.
    Raj, Meenu C.
    Krishnadas, Deepti
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON COMMUNICATION AND ELECTRONICS SYSTEMS (ICCES 2018), 2018, : 905 - 908
  • [36] An Area and Power Efficient Adder-Based Stepwise Linear Interpolation for Digital Signal Processing
    Huang, Chung-Hsun
    Chang, Chao-Yang
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2016, 62 (01) : 69 - 75
  • [37] Design of energy-efficient and high-speed hybrid decimal adder
    Mashayekhi, Negin
    Jaberipur, Ghassem
    Reshadinezhad, Mohammad Reza
    Moghimi, Shekoofeh
    JOURNAL OF SUPERCOMPUTING, 2025, 81 (03):
  • [38] Implementation of area and energy efficient Full adder cell
    Tiwari, Nidhi
    Sharma, Ruchi
    Parihar, Rajesh
    2014 RECENT ADVANCES AND INNOVATIONS IN ENGINEERING (ICRAIE), 2014,
  • [39] Speech coding for energy-efficient digital signal processing
    Wassner, J
    Kaeslin, H
    Felber, N
    Fichtner, W
    PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 580 - 583
  • [40] An energy efficient full adder cell for low voltage
    Navi, Keivan
    Maeen, Mehrdad
    Hashemipour, Omid
    IEICE ELECTRONICS EXPRESS, 2009, 6 (09): : 553 - 559